Patents by Inventor Alvin Shing Chye Goh

Alvin Shing Chye Goh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240370390
    Abstract: Techniques for command bus training to a memory device includes triggering a memory device to enter a first or a second command bus training mode, outputting a command/address (CA) pattern via a command bus and compressing a sampled CA pattern returned from the memory device based on whether the memory device was triggered to be in the first or the second command bus training mode.
    Type: Application
    Filed: July 16, 2024
    Publication date: November 7, 2024
    Inventors: Christopher P. MOZAK, Steven T. TAYLOR, Alvin Shing Chye GOH
  • Patent number: 12093195
    Abstract: Techniques for command bus training to a memory device includes triggering a memory device to enter a first or a second command bus training mode, outputting a command/address (CA) pattern via a command bus and compressing a sampled CA pattern returned from the memory device based on whether the memory device was triggered to be in the first or the second command bus training mode.
    Type: Grant
    Filed: April 14, 2023
    Date of Patent: September 17, 2024
    Assignee: Intel Corporation
    Inventors: Christopher P. Mozak, Steven T. Taylor, Alvin Shing Chye Goh
  • Publication number: 20230297523
    Abstract: Techniques for command bus training to a memory device includes triggering a memory device to enter a first or a second command bus training mode, outputting a command/address (CA) pattern via a command bus and compressing a sampled CA pattern returned from the memory device based on whether the memory device was triggered to be in the first or the second command bus training mode.
    Type: Application
    Filed: April 14, 2023
    Publication date: September 21, 2023
    Inventors: Christopher P. MOZAK, Steven T. TAYLOR, Alvin Shing Chye GOH
  • Patent number: 11675716
    Abstract: Techniques for command bus training to a memory device includes triggering a memory device to enter a first or a second command bus training mode, outputting a command/address (CA) pattern via a command bus and compressing a sampled CA pattern returned from the memory device based on whether the memory device was triggered to be in the first or the second command bus training mode.
    Type: Grant
    Filed: December 10, 2019
    Date of Patent: June 13, 2023
    Assignee: Intel Corporation
    Inventors: Christopher P. Mozak, Steven T. Taylor, Alvin Shing Chye Goh
  • Publication number: 20200110716
    Abstract: Techniques for command bus training to a memory device includes triggering a memory device to enter a first or a second command bus training mode, outputting a command/address (CA) pattern via a command bus and compressing a sampled CA pattern returned from the memory device based on whether the memory device was triggered to be in the first or the second command bus training mode.
    Type: Application
    Filed: December 10, 2019
    Publication date: April 9, 2020
    Inventors: Christopher P. MOZAK, Steven T. TAYLOR, Alvin Shing Chye GOH
  • Patent number: 10236076
    Abstract: Methods and apparatus for predictable protocol aware testing on a memory interface are are shown. An apparatus to support a protocol aware testing on a memory interface may include a digital controller to receive a plurality of read request commands from a unit under test. The digital controller further to hold the plurality of read request commands while a hold signal has a first value, and to sequentially release individual read request commands of the plurality of read request commands while to the hold signal has a second value. The digital controller further to provide input/output (I/O) commands to an output based on a particular released read request command of the plurality of read request commands. Timing of provision of the I/O commands is deterministic based on a transition of the hold signal from the first value to the second value.
    Type: Grant
    Filed: September 30, 2016
    Date of Patent: March 19, 2019
    Assignee: Intel Corporation
    Inventors: Wei Ming Lim, Madhu Rao, Alvin Shing Chye Goh, Kim Leong Lee, Terrence Huat Hin Tan, Vui Yong Liew, Yah Chen Chew
  • Publication number: 20180096737
    Abstract: Methods and apparatus for predictable protocol aware testing on a memory interface are are shown. An apparatus to support a protocol aware testing on a memory interface may include a digital controller to receive a plurality of read request commands from a unit under test. The digital controller further to hold the plurality of read request commands while a hold signal has a first value, and to sequentially release individual read request commands of the plurality of read request commands while to the hold signal has a second value. The digital controller further to provide input/output (I/O) commands to an output based on a particular released read request command of the plurality of read request commands. Timing of provision of the I/O commands is deterministic based on a transition of the hold signal from the first value to the second value.
    Type: Application
    Filed: September 30, 2016
    Publication date: April 5, 2018
    Inventors: Wei Ming Lim, Madhu Rao, Alvin Shing Chye Goh, Kim Leong Lee, Terrence Huat Hin Tan, Vui Yong Liew, Yah Chen Chew