Patents by Inventor Amit R. Trivedi

Amit R. Trivedi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230040758
    Abstract: A GHeT includes a bottom gate formed on a substrate; a first dielectric layer (DL) formed on the bottom gate; a monolayer film formed of an atomically thin material on the first DL; a bottom contact (BC) formed on part of the monolayer film; a second DL formed on the BC; a top contact (TC) formed on the second DL on top of the BC; a network of CNTs formed on the TC and the monolayer film, to define an overlap region with the monolayer film; a third DL formed on the CNT network, the monolayer film and the TC; and a top gate formed on the third DL and overlapping with the overlap region. Such GHeT design allows gate tunability of Gaussian peak position, height and width that define Gaussian transfer characteristic, thereby enabling simplified circuit architectures for various spiking neuron functions for emerging neuromorphic applications.
    Type: Application
    Filed: December 22, 2020
    Publication date: February 9, 2023
    Inventors: Mark C. Hersam, Megan E. Beck, Vinod K. Sangwan, Amit R. Trivedi, Ahish Shylendra
  • Publication number: 20230004803
    Abstract: This invention relates to memtransistors, fabricating methods and applications of the same. The memtransistor includes a polycrystalline monolayer film of an atomically thin material. The polycrystalline monolayer film is grown directly on a sapphire substrate and transferred onto an SiO2/Si substrate; and a gate electrode defined on the SiO2/Si substrate; and source and drain electrodes spatially-apart formed on the polycrystalline monolayer film to define a channel region in the polycrystalline monolayer film therebetween. The gate electrode is capacitively coupled with the channel region.
    Type: Application
    Filed: September 7, 2022
    Publication date: January 5, 2023
    Inventors: Mark C. Hersam, Jiangtan Yuan, Stephanie E. Liu, Vinod K. Sangwan, Amit R. Trivedi
  • Patent number: 9680472
    Abstract: Embodiments include apparatuses, methods, and systems for voltage level shifting a data signal between a low voltage domain and a high voltage domain. In embodiments, a voltage level shifter circuit may include adaptive keeper circuitry, enhanced interruptible supply circuitry, and/or capacitive boosting circuitry to reduce a minimum voltage of the low voltage domain that is supported by the voltage level shifter circuit. Other embodiments may be described and claimed.
    Type: Grant
    Filed: June 14, 2016
    Date of Patent: June 13, 2017
    Assignee: INTEL CORPORATION
    Inventors: Amit R. Trivedi, Jaydeep P. Kulkarni, Carlos Tokunaga, Muhammad M. Khellah, James W. Tschanz
  • Patent number: 9621163
    Abstract: Described is an apparatus which comprises: a first power supply node to provide a first power supply; a second power supply node to provide a second power supply; a driver to operate on the first power supply, the driver to generate an output; and a receiver to operate on the second power supply, the receiver to receive the output from the driver and to generate a level-shifted output such that the receiver is operable to steer current from the second power supply to the first power supply.
    Type: Grant
    Filed: December 12, 2014
    Date of Patent: April 11, 2017
    Assignee: Intel Corporation
    Inventors: Amit R. Trivedi, Jaydeep P. Kulkarni, Dinesh Somasekhar, Muhammad M. Khellah, Carlos Tokunaga, James W. Tschanz
  • Publication number: 20160294394
    Abstract: Embodiments include apparatuses, methods, and systems for voltage level shifting a data signal between a low voltage domain and a high voltage domain. In embodiments, a voltage level shifter circuit may include adaptive keeper circuitry, enhanced interruptible supply circuitry, and/or capacitive boosting circuitry to reduce a minimum voltage of the low voltage domain that is supported by the voltage level shifter circuit. Other embodiments may be described and claimed.
    Type: Application
    Filed: June 14, 2016
    Publication date: October 6, 2016
    Inventors: Amit R. Trivedi, Jaydeep P. Kulkarni, Carlos Tokunaga, Muhammad M. Khellah, James W. Tschanz
  • Patent number: 9385722
    Abstract: Embodiments include apparatuses, methods, and systems for voltage level shifting a data signal between a low voltage domain and a high voltage domain. In embodiments, a voltage level shifter circuit may include adaptive keeper circuitry, enhanced interruptible supply circuitry, and/or capacitive boosting circuitry to reduce a minimum voltage of the low voltage domain that is supported by the voltage level shifter circuit. Other embodiments may be described and claimed.
    Type: Grant
    Filed: November 25, 2014
    Date of Patent: July 5, 2016
    Assignee: Intel Corporation
    Inventors: Amit R. Trivedi, Jaydeep P. Kulkarni, Carlos Tokunaga, Muhammad M. Khellah, James W. Tschanz
  • Publication number: 20160173092
    Abstract: Described is an apparatus which comprises: a first power supply node to provide a first power supply; a second power supply node to provide a second power supply; a driver to operate on the first power supply, the driver to generate an output; and a receiver to operate on the second power supply, the receiver to receive the output from the driver and to generate a level-shifted output such that the receiver is operable to steer current from the second power supply to the first power supply.
    Type: Application
    Filed: December 12, 2014
    Publication date: June 16, 2016
    Inventors: Amit R. Trivedi, Jaydeep P. Kulkarni, Dinesh Somasekhar, Muhammad M. Khellah, Carlos Tokunaga, James W. Tschanz
  • Publication number: 20160149579
    Abstract: Embodiments include apparatuses, methods, and systems for voltage level shifting a data signal between a low voltage domain and a high voltage domain. In embodiments, a voltage level shifter circuit may include adaptive keeper circuitry, enhanced interruptible supply circuitry, and/or capacitive boosting circuitry to reduce a minimum voltage of the low voltage domain that is supported by the voltage level shifter circuit. Other embodiments may be described and claimed.
    Type: Application
    Filed: November 25, 2014
    Publication date: May 26, 2016
    Inventors: Amit R. Trivedi, Jaydeep P. Kulkarni, Carlos Tokunaga, Muhammad M. Khellah, James W. Tschanz