Patents by Inventor Anand Govind

Anand Govind has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10255081
    Abstract: A method for decommissioning an application operating on a computer system or a computer system includes receiving, at a decommissioning system, information that specifies a server to analyze. The decommissioning system determines one or more applications operating on the server, one or more instruction code libraries that are being utilized by the one or more applications, and hardware dependencies of the one or more instruction code libraries. Based on the determined hardware dependencies, the decommissioning system determines whether the application is suitable for migration to a cloud computing system. The decommissioning system generates a report indicating a suitability for migration of the application to the cloud computer system.
    Type: Grant
    Filed: July 17, 2016
    Date of Patent: April 9, 2019
    Assignee: ACCENTURE GLOBAL SOLUTIONS LIMITED
    Inventors: Pramod Bijani, Ravi Sachdev, Mahesh Bandkar, Ashok Gopinath, Anand Govind Parulkar
  • Publication number: 20170017505
    Abstract: A method for decommissioning an application operating on a computer system or a computer system includes receiving, at a decommissioning system, information that specifies a server to analyze. The decommissioning system determines one or more applications operating on the server, one or more instruction code libraries that are being utilized by the one or more applications, and hardware dependencies of the one or more instruction code libraries. Based on the determined hardware dependencies, the decommissioning system determines whether the application is suitable for migration to a cloud computing system. The decommissioning system generates a report indicating a suitability for migration of the application to the cloud computer system.
    Type: Application
    Filed: July 17, 2016
    Publication date: January 19, 2017
    Inventors: Pramod Bijani, Ravi Sachdev, Mahesh Bandkar, Ashok Gopinath, Anand Govind Parulkar
  • Patent number: 7345245
    Abstract: A semiconductor package for a die with improved thermal cycling reliability. A first layer of the package provides ball pads dispersed throughout. A second layer of the package provides signal traces. A high stress area associated with the corner of the dies is defined. Preferably the high stress area is defined as two ball pitches away from the corner of the die. Signal traces are routed away from the high stress area and in particular signal traces are routed away from the ball pads associated with the high stress to eliminate the cracks in the routed traces.
    Type: Grant
    Filed: October 8, 2003
    Date of Patent: March 18, 2008
    Assignee: LSI Logic Corporation
    Inventors: Anand Govind, Zafer Kutlu, Farshad Ghahghahi
  • Patent number: 7105926
    Abstract: A flip chip substrate is provided, which includes a plurality of conductive layers, including a top layer and a bottom layer. A first plurality of contacts, including first and second contacts corresponding to a differential signal pair, are arranged on the top layer within a die bonding area. A second plurality of contacts, including third and fourth contacts corresponding to the differential signal pair, are arranged on the bottom layer. First and second traces are routed between the first and third contacts and between the second and fourth contacts, respectively, wherein the second trace is routed out of the die bonding area on a different layer than the first trace. The traces are routed in a manner that reduces the length difference between the traces.
    Type: Grant
    Filed: November 24, 2003
    Date of Patent: September 12, 2006
    Assignee: LSI Logic Corporation
    Inventors: Arun Ramakrishnan, Anand Govind, Farshad Ghahghahi
  • Patent number: 7095107
    Abstract: The present disclosure is directed to ball assignment schemes for ball grid array packages in integrated circuits with increased signal count. The ball assignment scheme includes an array of electrical contacts. The array has a first diagonal including a pair of signal contacts adjacent to a pair of first-type voltage supply contacts. The array further includes a crossing diagonal having a pair of adjacent second-type voltage supply contacts, which crosses the first diagonal between the pair of signal contacts such that the pair of second-type voltage supply contacts oppose one another relative to the first diagonal.
    Type: Grant
    Filed: December 7, 2004
    Date of Patent: August 22, 2006
    Assignee: LSI Logic Corporation
    Inventors: Arun Ramakrishnan, Anand Govind
  • Patent number: 7081672
    Abstract: A substrate is provided, which has a pattern of voltage supply vias extending through at least a portion of the substrate. Each of a plurality of the voltage supply vias is surrounded by four of the voltage supply vias of a same polarity in four orthogonal directions and by four voltage supply vias of an opposite polarity in four diagonal directions.
    Type: Grant
    Filed: March 7, 2005
    Date of Patent: July 25, 2006
    Assignee: LSI Logic Corporation
    Inventors: Anand Govind, Aritharan Thurairajaratnam, Farshad Ghahghahi
  • Publication number: 20060118929
    Abstract: The present disclosure is directed to ball assignment schemes for ball grid array packages in integrated circuits with increased signal count. The ball assignment scheme includes an array of electrical contacts. The array has a first diagonal including a pair of signal contacts adjacent to a pair of first-type voltage supply contacts. The array further includes a crossing diagonal having a pair of adjacent second-type voltage supply contacts, which crosses the first diagonal between the pair of signal contacts such that the pair of second-type voltage supply contacts oppose one another relative to the first diagonal.
    Type: Application
    Filed: December 7, 2004
    Publication date: June 8, 2006
    Applicant: LSI Logic Corporation
    Inventors: Arun Ramakrishnan, Anand Govind
  • Patent number: 6946866
    Abstract: A tester head from a tester is used to mount a probe card. A DUT/load board has a socket which is configured to hold a substrate. Probe pins from the probe card make contact with bump pads on the substrate. Signal wires from the DUT/load board are fed to the tester, and the tester is connected to a DSO with a fast rise time signal head. During testing, a signal is launched using the DSO into a coaxial cable which is connected to the test head. The launched signal and the reflected signal are captured back by the DSO, and then fed into the tester. Using this data, post processing software is used to obtain the interconnect impedance versus time for the device (i.e., package) under test. The method and apparatus can be used in connection with both Flip Chip and Wire bonded products.
    Type: Grant
    Filed: July 15, 2003
    Date of Patent: September 20, 2005
    Assignee: LSI Logic Corporation
    Inventors: Aritharan Thurairajaratnam, Mohan Nagar, Anand Govind, Farshad Ghahghahi
  • Publication number: 20050110167
    Abstract: A flip chip substrate is provided, which includes a plurality of conductive layers, including a top layer and a bottom layer. A first plurality of contacts, including first and second contacts corresponding to a differential signal pair, are arranged on the top layer within a die bonding area. A second plurality of contacts, including third and fourth contacts corresponding to the differential signal pair, are arranged on the bottom layer. First and second traces are routed between the first and third contacts and between the second and fourth contacts, respectively, wherein the second trace is routed out of the die bonding area on a different layer than the first trace. The traces are routed in a manner that reduces the length difference between the traces.
    Type: Application
    Filed: November 24, 2003
    Publication date: May 26, 2005
    Applicant: LSI Logic Corporation
    Inventors: Arun Ramakrishnan, Anand Govind, Farshad Ghahghahi
  • Publication number: 20050077081
    Abstract: A semiconductor package for a die with improved thermal cycling reliability. A first layer of the package provides ball pads dispersed throughout. A second layer of the package provides signal traces. A high stress area associated with the corner of the dies is defined. Preferably the high stress area is defined as two ball pitches away from the corner of the die. Signal traces are routed away from the high stress area and in particular signal traces are routed away from the ball pads associated with the high stress to eliminate the cracks in the routed traces.
    Type: Application
    Filed: October 8, 2003
    Publication date: April 14, 2005
    Inventors: Anand Govind, Zafer Kutlu, Farshad Ghahghahi
  • Publication number: 20040251925
    Abstract: A tester head from a tester is used to mount a probe card. A DUT/load board has a socket which is configured to hold a substrate. Probe pins from the probe card make contact with bump pads on the substrate. Signal wires from the DUT/load board are fed to the tester, and the tester is connected to a DSO with a fast rise time signal head. During testing, a signal is launched using the DSO into a coaxial cable which is connected to the test head. The launched signal and the reflected signal are captured back by the DSO, and then fed into the tester. Using this data, post processing software is used to obtain the interconnect impedance versus time for the device (i.e., package) under test. The method and apparatus can be used in connection with both Flip Chip and Wire bonded products.
    Type: Application
    Filed: July 15, 2003
    Publication date: December 16, 2004
    Inventors: Aritharan Thurairajaratnam, Mohan Nagar, Anand Govind, Farshad Ghahghahi
  • Patent number: 6825066
    Abstract: A stiffener for reinforcing a package integrated circuit. The stiffener includes a rigid planar element having a first surface for bonding to a package substrate. The rigid planar element forms a major interior aperture for receiving and surrounding an integrated circuit on all sides of the integrated circuit. The rigid planar element also forms a minor interior aperture for receiving and surrounding a secondary circuit structure on at least three sides of the secondary circuit structure. In this manner, the stiffener provides structural support to the integrated circuit package, which reduces and preferably eliminates twisting and warping of the substrate package as it heats and is subjected to other stresses.
    Type: Grant
    Filed: December 3, 2002
    Date of Patent: November 30, 2004
    Assignee: LSI Logic Corporation
    Inventors: Yogendra Ranade, Anand Govind, Kumar Nagarajan, Farshad Ghahghahi, Aritharan Thurairajaratnam
  • Patent number: 6759921
    Abstract: The present invention provides a characteristic impedance equalizer and method of manufacture thereof for use with an integrated circuit package having first and second signal transmission zones. In one embodiment, the characteristic impedancs equalizer includes a first conductor having a first width and providing a characteristic impedance within the first signal transmission zone. The characteristic impedance equalizer also includes a second conductor, coupled to the first conductor, having a second width and providing substantially the same characteristic impedance within the second signal transmission zone.
    Type: Grant
    Filed: August 17, 2001
    Date of Patent: July 6, 2004
    Assignee: LSI Logic Corporation
    Inventors: Anand Govind, Yogendra Ranade
  • Publication number: 20040105241
    Abstract: A stiffener for reinforcing a package integrated circuit. The stiffener includes a rigid planar element having a first surface for bonding to a package substrate. The rigid planar element forms a major interior aperture for receiving and surrounding an integrated circuit on all sides of the integrated circuit. The rigid planar element also forms a minor interior aperture for receiving and surrounding a secondary circuit structure on at least three sides of the secondary circuit structure. In this manner, the stiffener provides structural support to the integrated circuit package, which reduces and preferably eliminates twisting and warping of the substrate package as it heats and is subjected to other stresses.
    Type: Application
    Filed: December 3, 2002
    Publication date: June 3, 2004
    Inventors: Yogendra Ranade, Anand Govind, Kumar Nagarajan, Farshad Ghahghahi, Aritharan Thurairajaratnam
  • Patent number: 6700207
    Abstract: A test package for electromigration testing includes a die having a plurality of I/O pads formed on a metal layer, a plurality of traces formed on the die electrically connecting adjacent pairs of the I/O pads, a plurality of bumped interconnects formed on the I/O pads, and a substrate having a plurality of bump-to-bump interconnects formed on a top surface of the substrate adjacent to the die wherein the plurality of bump-to-bump interconnects is electrically coupled to the plurality of bumped interconnects so that the plurality of bumped interconnects is connected in series.
    Type: Grant
    Filed: August 5, 2002
    Date of Patent: March 2, 2004
    Assignee: LSI Logic Corporation
    Inventors: Senol Pekin, Anand Govind, Carl Iwashita
  • Patent number: 6701270
    Abstract: The present invention provides a method for reliability testing leakage characteristics in an electronic circuit, and a testing device for accomplishing the same. In an advantageous embodiment, the method includes dividing conductors of an electronic circuit into at least first and second noninterleaved regions having at least two conductors each. The method further includes forming conductor nets by electrically connecting ones of the at least two conductors of the first region to ones of the at least two conductors of the second region then testing for electrical leakage in the conductor nets.
    Type: Grant
    Filed: September 20, 2001
    Date of Patent: March 2, 2004
    Assignee: LSI Logic Corporation
    Inventors: Leah M. Miller, Anand Govind
  • Publication number: 20040021232
    Abstract: A test package for electromigration testing includes a die having a plurality of I/O pads formed on a metal layer, a plurality of traces formed on the die electrically connecting adjacent pairs of the I/O pads, a plurality of bumped interconnects formed on the I/O pads, and a substrate having a plurality of bump-to-bump interconnects formed on a top surface of the substrate adjacent to the die wherein the plurality of bump-to-bump interconnects is electrically coupled to the plurality of bumped interconnects so that the plurality of bumped interconnects is connected in series.
    Type: Application
    Filed: August 5, 2002
    Publication date: February 5, 2004
    Inventors: Senol Pekin, Anand Govind, Carl Iwashita
  • Patent number: 6534968
    Abstract: An apparatus for detecting failures in electrical connections between an integrated circuit package substrate and a circuit board. The substrate has substrate electrical contacts that are electrically connected one to another in first sets in a first region of the substrate. The circuit board has circuit board electrical contacts that are electrically connected one to another in second sets in a second region of the circuit board. The substrate electrical contacts align with and make electrical contact with the circuit board electrical contacts. The first region of the substrate aligns with the second region of the circuit board when the substrate electrical contacts make electrical contact with the circuit board electrical contacts. The first sets of substrate electrical contacts form chains of electrical contacts with the second sets of circuit board electrical contacts. The chains of electrical contacts loop back and forth electrically between the substrate and the circuit board.
    Type: Grant
    Filed: August 10, 2001
    Date of Patent: March 18, 2003
    Assignee: LSI Logic Corporation
    Inventors: Leah M. Miller, Anand Govind, Zafer Kutlu, Chao-Wen Chung, Aritharan Thurairajaratnam
  • Patent number: 6531932
    Abstract: A method for fabricating a microstrip package to optimize signal trace impedance control is disclosed. The method includes patterning a plurality of signal traces on a multilayer substrate, and patterning a plurality of guard traces on the multilayer substrate, that are interspersed alternately among the signal traces to provide noise shielding between the signal traces. In a further embodiment, the traces are patterned on the substrate with a width that is adjusted at different locations based on the presence the guard traces to enable the package to meet a particular impedance requirement.
    Type: Grant
    Filed: June 27, 2001
    Date of Patent: March 11, 2003
    Assignee: LSI Logic Corporation
    Inventors: Anand Govind, Farshad Ghahghahi, Aritharan Thurairajaratnam
  • Patent number: 6496081
    Abstract: The present invention provides a transmission equalization system for use with an integrated circuit package employing a substrate. In one embodiment, the transmission equalization system includes a signal transmission subsystem having a pair of transmission line conductors located in the substrate and employing a differential electrical signal. The transmission equalization system also includes an equalization subsystem located proximate the pair of transmission line conductors that employs at least one aperture positioned and oriented to provide a substantially equivalent transmission environment for each of the pair of transmission line conductors.
    Type: Grant
    Filed: September 28, 2001
    Date of Patent: December 17, 2002
    Assignee: LSI Logic Corporation
    Inventors: Anand Govind, Aritharan Thurairajaratnam