Patents by Inventor Anand Udupa

Anand Udupa has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080055129
    Abstract: A stage of a pipeline ADC which uses separate pairs of sampling network and amplifier (in a sample and hold circuit (SHA)) to provide inputs to quantizer (which generates a sub-code) and a switched capacitor network (implementing a DAC, a subtractor and amplification). Due to the use of separate components/paths to provide the input signal, the throughput performance of the ADC is enhanced.
    Type: Application
    Filed: November 2, 2007
    Publication date: March 6, 2008
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Anand Udupa, Vikas Sinha, Nitin Agarwal, Visvesvararaya Pentakota, Sandeep Oswal
  • Publication number: 20070120595
    Abstract: Increasing the input common-mode range of a circuit which accepts differential signals as inputs. Such an increase may be attained by correcting an input signal at continuous levels or at 2 or more discrete levels) without changing the strength represented by the input signal. In an embodiment, the common-mode component of an input signal is measured, and a correction voltage proportional to the difference between the measured common-mode component and a reference voltage, is generated. The correction voltage is coupled to the input terminals of the differential circuit to correct for any deviations from a desired level of common-mode voltage at the input terminals of the differential circuit. The approaches are applied to a switched-capacitor differential amplifier used in a sample-and-hold portion of an ADC.
    Type: Application
    Filed: November 28, 2005
    Publication date: May 31, 2007
    Applicant: Texas Instruments Incorporated
    Inventors: Anand Udupa, Jagannathan Venkataraman
  • Publication number: 20070013569
    Abstract: A stage of a pipeline ADC which uses separate pairs of sampling network and amplifier (in a sample and hold circuit (SHA)) to provide inputs to quantizer (which generates a sub-code) and a switched capacitor network (implementing a DAC, a subtractor and amplification). Due to the use of separate components/paths to provide the input signal, the throughput performance of the ADC is enhanced.
    Type: Application
    Filed: July 13, 2005
    Publication date: January 18, 2007
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Anand Udupa, Vikas Sinha, Nitin Agarwal, Visvesvaraya PENTAKOTA, Sandeep Oswal
  • Publication number: 20050116772
    Abstract: A resistor (or a component with impedance that does not change) is provided across the output of an amplifier, which minimizes the changes in the amplification factor of an amplification circuit during operation.
    Type: Application
    Filed: November 28, 2003
    Publication date: June 2, 2005
    Applicant: Texas Instruments Incorporated
    Inventors: Anand Udupa, Visvesvaraya Pentakota
  • Publication number: 20050116760
    Abstract: Low voltage transistors are used in high voltage environment. The low voltage transistors may be used in the path of processing of a signal to increase the throughput performance. By using high voltage supply associated with the high voltage environment, a higher SNR may be attained. Various techniques are implemented to ensure that the low voltage transistors are not damaged by prolonged exposure to high voltages.
    Type: Application
    Filed: November 29, 2003
    Publication date: June 2, 2005
    Applicant: Texas Instruments Incorporated
    Inventors: Anand Udupa, Visvesvaraya Pentakota, Shakti Rath, Gautam Nandi, Vineet Mishra, Ravishankar Ayyagari, Nitin Agarwal
  • Publication number: 20050110118
    Abstract: Multiple scribe seals are provided around an integrated circuit on a die to attain enhanced substrate noise isolation. In one embodiment, an inner scribe seal prevents mobile ions from entering the integrated circuit, and an outer scribe seal provides mechanical strength to the die. In addition, both the inner scribe seal and the outer scribe seal are designed to offer high resistance path to substrate noise. Due to the high resistance, the noise that would be coupled to various portions of the integrated circuit may be reduced.
    Type: Application
    Filed: November 26, 2003
    Publication date: May 26, 2005
    Applicant: Texas Instruments Incorporated
    Inventors: Anand Udupa, Selvaraj Raja, Shakthi Rath