Patents by Inventor Ananda Sarangi

Ananda Sarangi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9875487
    Abstract: Systems and methods are provided for displaying content on a vehicle with at least one display device coupled to a frame member and extending to the right or left of the license plate receiving area of the vehicle. Content is selected and altered as desired, including based on user preferences and/or vehicle location.
    Type: Grant
    Filed: October 10, 2016
    Date of Patent: January 23, 2018
    Inventor: Ananda Sarangi
  • Publication number: 20170024769
    Abstract: Systems and methods are provided for displaying content on a vehicle with at least one display device coupled to a frame member and extending to the right or left of the license plate receiving area of the vehicle. Content is selected and altered as desired, including based on user preferences and/or vehicle location.
    Type: Application
    Filed: October 10, 2016
    Publication date: January 26, 2017
    Inventor: Ananda Sarangi
  • Patent number: 9483777
    Abstract: Systems and methods are provided for displaying content on a vehicle with at least one display device coupled to a frame member and extending to the right or left of the license plate receiving area of the vehicle. Content is selected and altered as desired, including based on user preferences and/or vehicle location.
    Type: Grant
    Filed: June 24, 2014
    Date of Patent: November 1, 2016
    Inventor: Ananda Sarangi
  • Publication number: 20140379475
    Abstract: Systems and methods are provided for displaying content on a vehicle with at least one display device coupled to a frame member and extending to the right or left of the license plate receiving area of the vehicle. Content can be selected and altered as desired, including based on user preferences and/or vehicle location.
    Type: Application
    Filed: June 24, 2014
    Publication date: December 25, 2014
    Inventor: Ananda Sarangi
  • Patent number: 6874083
    Abstract: A dynamic processor configuration and power-up programs a processor's fuse block with configuration signals during processor manufacturing. The processor configuration signals include a core voltage identifier and a system bus frequency identifier. When power is applied to the platform, a control signal is used to prevent power-up of the platform's processor related circuitry. While the platform awaits full power-up, the fuse block is powered up. When the fuse block is powered up, the control signal is used to allow the configuration signals to be read from the fuse block. The processor is configured with core voltage and system bus frequency based on the values read from the fuse block. The platform then performs its boot-up sequence.
    Type: Grant
    Filed: December 22, 2000
    Date of Patent: March 29, 2005
    Assignee: Intel Corporation
    Inventors: Ananda Sarangi, Rachael Jade Parker, Edward P. Osburn, Gregory F. Taylor
  • Patent number: 6792489
    Abstract: Multistage configuration and power setting for a processor includes an on-die configuration signal fuse block programmed during manufacturing, configuration signal Control and I/O circuitry, a configuration change control signal output indicating when the configuration signals are going to change, and voltage regulators and clock generators that rely on the configuration change control signal to begin the system configuration change and boot sequences. The processor actively drives its configuration signal states. Multistage configuration and power setting also enables the processor to change its configuration states during operation.
    Type: Grant
    Filed: March 30, 2001
    Date of Patent: September 14, 2004
    Assignee: Intel Corporation
    Inventors: Edward P. Osburn, Gregory F. Taylor, Ananda Sarangi
  • Publication number: 20020144036
    Abstract: Multistage configuration and power setting for a processor includes an on-die configuration signal fuse block programmed during manufacturing, configuration signal Control and I/O circuitry, a configuration change control signal output indicating when the configuration signals are going to change, and voltage regulators and clock generators that rely on the configuration change control signal to begin the system configuration change and boot sequences. The processor actively drives its configuration signal states. Multistage configuration and power setting also enables the processor to change its configuration states during operation.
    Type: Application
    Filed: March 30, 2001
    Publication date: October 3, 2002
    Inventors: Edward P. Osburn, Gregory F. Taylor, Ananda Sarangi
  • Publication number: 20020120882
    Abstract: A dynamic processor configuration and power-up programs a processor's fuse block with configuration signals during processor manufacturing. The processor configuration signals include a core voltage identifier and a system bus frequency identifier. When power is applied to the platform, a control signal is used to prevent power-up of the platform's processor related circuitry. While the platform awaits full power-up, the fuse block is powered up. When the fuse block is powered up, the control signal is used to allow the configuration signals to be read from the fuse block. The processor is configured with core voltage and system bus frequency based on the values read from the fuse block. The platform then performs its boot-up sequence.
    Type: Application
    Filed: February 26, 2001
    Publication date: August 29, 2002
    Inventors: Ananda Sarangi, Rachael Jade Parker, Edward P. Osburn, Gregory F. Taylor
  • Patent number: 6271704
    Abstract: A method and devices for a current dump circuit that includes a first termination device, a second termination device, and a current dump device. The first termination device resides outside the die of an IC. One end of the first termination device is operatively connected to a first voltage regulator. Another end of the first termination is device operatively connected to a signal line of the IC. The second termination device resides on a die of the IC. One end of the second termination device is operatively connected to a second voltage regulator. Another end of the second termination device is operatively connected to the signal line of the IC. The current dump device provides a path to remove any current flow between the first voltage regulator and the second voltage regulator.
    Type: Grant
    Filed: December 14, 1999
    Date of Patent: August 7, 2001
    Assignee: Intel Corporation
    Inventors: Sean R. Babcock, Ananda Sarangi