Patents by Inventor Andreas Felber

Andreas Felber has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9428045
    Abstract: A filler device to introduce fuel into a motor vehicle tank, and which includes a filler pipe and a vent pipe connected to the filler pipe via a crimp that extends therebetween.
    Type: Grant
    Filed: March 25, 2015
    Date of Patent: August 30, 2016
    Assignee: MAGNA STEYR Fuel Systems GesmbH
    Inventors: Andreas Felber, René Hendler
  • Publication number: 20150274009
    Abstract: A filler device to introduce fuel into a motor vehicle tank, and which includes a filler pipe and a vent pipe connected to the filler pipe via a crimp that extends therebetween.
    Type: Application
    Filed: March 25, 2015
    Publication date: October 1, 2015
    Inventors: Andreas FELBER, René HENDLER
  • Patent number: 7205567
    Abstract: A semiconductor product having a test structure, in which a contact connection short-circuits that source/drain region of a transistor which is connected to an inner capacitor electrode of a trench capacitor by a dopant diffusion region with an interconnect is disclosed. Methods are disclosed for making an electrical measurement, to determine the nonreactive resistance of dopant diffusion regions, the so-called “buried straps”, without the measurement result being corrupted by the nonreactive resistance of a transistor channel. In accordance with one embodiment of the invention having a plurality of electrical connections of the capacitor electrode, static currents can also be conducted through a buried strap and the capacitor electrode. Embodiments are disclosed that make it possible to perform at novel test structures of a semiconductor wafer electrical resistance measurements, which cannot be carried out at memory cells of a memory cell array themselves.
    Type: Grant
    Filed: January 20, 2006
    Date of Patent: April 17, 2007
    Assignee: Infineon Technologies AG
    Inventors: Andreas Felber, Susanne Lachenmann, Valentin Rosskopf, Sibina Sukman-Praehofer
  • Patent number: 7126154
    Abstract: A test structure for determining the electrical properties of a memory cell in a matrix-like cell array constructed on the basis of the single-sided buried strap concept has a connection between internal electrodes in the storage capacitors in two adjacent memory cells in the direction of the row of active regions in order to produce a series circuit. A first selection transistor and a first storage capacitor in a first memory cell and a second selection transistor and a second storage capacitor in a second memory cell, the active regions of the first and second selection transistors not being connected between the first and second selection transistors via a contact-making bit line.
    Type: Grant
    Filed: September 3, 2004
    Date of Patent: October 24, 2006
    Assignee: Infineon Technologies AG
    Inventors: Valentine Rosskopf, Susanne Lachenmann, Sibina Sukman-Prähofer, Andreas Felber
  • Patent number: 7126204
    Abstract: The invention relates to a semiconductor circuit (20) having an electrically programmable switching element (10), an “antifuse”, which includes a substrate electrode (2), produced in a substrate (1) which can be electrically biased with a substrate potential (Vo), and an opposing electrode (5) which is isolated from the substrate electrode (2) by an insulating layer (8), where the substrate electrode (2) includes at least one highly doped substrate region (3), and where the opposing electrode (5) can be connected to an external first electrical potential (V+) which can be provided outside of the semiconductor circuit (20). In line with the invention, the substrate electrode (2) can be connected to a second electrical potential (V?), which is provided inside the circuit and which, together with the external first potential (V+), produces a higher programming voltage (V) than the external first potential (V?) together with the substrate potential (Vo).
    Type: Grant
    Filed: July 7, 2004
    Date of Patent: October 24, 2006
    Assignee: Infineon Technologies AG
    Inventors: Ulrich Frey, Andreas Felber, Jürgen Lindolf
  • Publication number: 20060175647
    Abstract: A semiconductor product having a test structure, in which a contact connection short-circuits that source/drain region of a transistor which is connected to an inner capacitor electrode of a trench capacitor by a dopant diffusion region with an interconnect is disclosed. Methods are disclosed for making an electrical measurement, to determine the nonreactive resistance of dopant diffusion regions, the so-called “buried straps”, without the measurement result being corrupted by the nonreactive resistance of a transistor channel. In accordance with one embodiment of the invention having a plurality of electrical connections of the capacitor electrode, static currents can also be conducted through a buried strap and the capacitor electrode. Embodiments are disclosed that make it possible to perform at novel test structures of a semiconductor wafer electrical resistance measurements, which cannot be carried out at memory cells of a memory cell array themselves.
    Type: Application
    Filed: January 20, 2006
    Publication date: August 10, 2006
    Inventors: Andreas Felber, Susanne Lachenmann, Valentin Rosskopf, Sibina Sukman-Praehofer
  • Patent number: 6930325
    Abstract: An integrated circuit arrangement that has an integrated test structure is provided. The integrated circuit arrangement includes a transistor array having vertical FET selection transistors electrically coupled to storage capacitors of an assigned memory cell array, the storage capacitors being formed vertically into the depth of a substrate in deep trenches. The test structure may enable a plurality of vertical FET selection transistors by a conductive electrode material embedded in an extended deep trench. With a test structure of this type, it is possible to evaluate characteristic values for leakage currents and capacitances at different semiconductor junctions and also between different sections of the integrated circuit arrangement and also to perform reliability stress tests.
    Type: Grant
    Filed: January 30, 2004
    Date of Patent: August 16, 2005
    Assignee: Infineon Technologies AG
    Inventors: Bernhard Kowalski, Andreas Felber, Valentin Rosskopf, Juergen Lindolf, Till Schloesser, Bernd Goebel
  • Patent number: 6930324
    Abstract: An array process diagnosis test structure for an integrated circuit including a transistor array composed of vertical FET memory cell access transistors, which are formed into the depth of a substrate in the form of active webs which run parallel in the lateral direction of the circuit is disclosed. Memory cell storage capacitors in the array test structure are formed in deep trenches on the end faces of those sections of the active webs which form the vertical FET transistors. Word lines are arranged along the webs and along parallel intersecting bit lines of the array, outside of which, and on two mutually opposite edges, are located a first and second word line comb. The wordline combs are offset and connected alternately to different word lines. In addition, a first and a second bit line comb are formed on the two other opposing edges of the transistor array mutually offset and each connected to different bit lines.
    Type: Grant
    Filed: December 31, 2003
    Date of Patent: August 16, 2005
    Assignee: Infineon Technologies AG
    Inventors: Bernhard Kowalski, Andreas Felber, Valentin Rosskopf, Till Schloesser, Juergen Lindolf
  • Patent number: 6897077
    Abstract: A test structure allows determining a short circuit between trench capacitors in a memory cell array in which the trench capacitors are arranged in matrix form. The test structure has, in two rows of trench capacitors, a connection of the trench capacitors of each row by tunnel structures and/or bridge structures. A contact area for contact connection is provided at each end section of a trench capacitor row.
    Type: Grant
    Filed: September 30, 2003
    Date of Patent: May 24, 2005
    Assignee: Infineon Technologies AG
    Inventors: Andreas Felber, Valentin Rosskopf
  • Patent number: 6878965
    Abstract: A test structure for determining a doping region of an outer capacitor electrode of a trench capacitor in a memory cell array. The trench capacitors of the memory cell array are arranged in matrix form. The test structure has two parallel rows of trench capacitors. The outer capacitor electrode of each row of trench capacitors is electrically connected to one another and the basic area of at least one trench capacitor of each row is lengthened on the side facing the other row in such a way that the two trench capacitors overlap in a direction transverse to their extent.
    Type: Grant
    Filed: September 30, 2003
    Date of Patent: April 12, 2005
    Assignee: Infineon Technologies AG
    Inventors: Andreas Felber, Valentin Rosskopf
  • Publication number: 20050073024
    Abstract: The invention relates to a semiconductor circuit (20) having an electrically programmable switching element (10), an “antifuse”, which comprises a substrate electrode (2), produced in a substrate (1) which can be electrically biased with a substrate potential (Vo), and an opposing electrode (5) which is isolated from the substrate electrode (2) by an insulating layer (8), where the substrate electrode (2) comprises at least one highly doped substrate region (3), and where the opposing electrode (5) can be connected to an external first electrical potential (V+) which can be provided outside of the semiconductor circuit (20). In line with the invention, the substrate electrode (2) can be connected to a second electrical potential (V?), which is provided inside the circuit and which, together with the external first potential (V+), produces a higher programming voltage (V) than the external first potential (V?) together with the substrate potential (Vo).
    Type: Application
    Filed: July 7, 2004
    Publication date: April 7, 2005
    Inventors: Ulrich Frey, Andreas Felber, Jurgen Lindolf
  • Publication number: 20050051765
    Abstract: A test structure for determining the electrical properties of a memory cell in a matrix-like cell array constructed on the basis of the single-sided buried strap concept has a connection between internal electrodes in the storage capacitors in two adjacent memory cells in the direction of the row of active regions in order to produce a series circuit. A first selection transistor and a first storage capacitor in a first memory cell and a second selection transistor and a second storage capacitor in a second memory cell, the active regions of the first and second selection transistors not being connected between the first and second selection transistors via a contact-making bit line.
    Type: Application
    Filed: September 3, 2004
    Publication date: March 10, 2005
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Valentin Rosskopf, Susanne Lachenmann, Sibina Sukman-Prahofer, Andreas Felber
  • Publication number: 20050040398
    Abstract: An integrated circuit arrangement which has vertical FET selection transistors and storage capacitors in each case of a transistor array and of an assigned memory cell array, said storage capacitors being formed vertically into the depth of a substrate in deep trenches a test structure is integrated, which enables a plurality of vertical FET selection transistors with one another by a conductive electrode material embedded in an extended deep trench With a test structure of this type, it is possible to evaluate characteristic values for leakage currents and capacitances at different semiconductor junctions and also between different sections of the integrated circuit arrangement and also to perform reliability stress tests.
    Type: Application
    Filed: January 30, 2004
    Publication date: February 24, 2005
    Inventors: Bernhard Kowalski, Andreas Felber, Valentin Rosskopf, Juergen Lindolf, Till Schloesser, Bernd Goebel
  • Patent number: 6856562
    Abstract: A test structure for determining the resistance of a conducting junction between an active region of a selection transistor and a storage capacitor in a matrix-type cell array where the active regions of the selection transistors are in rows in a first direction and the storage capacitors are in rows in a second direction running perpendicular to the first direction. The conducting junctions between the active regions of the selection transistors and the storage capacitors are formed at overlapping areas of the mutually perpendicular rows each in a single edge region of the overlapping area in the first direction. The active regions of the selection transistors and/or the storage capacitors are connected by tunnel structures or bridge structures in the second direction in the region adjoining the junction to be measured between the active region of the selection transistor and the storage capacitor. This achieves a low-impedance connection to the junction to be measured.
    Type: Grant
    Filed: September 11, 2003
    Date of Patent: February 15, 2005
    Assignee: Infineon Technologies AG
    Inventors: Susanne Lachenmann, Valentin Rosskopf, Andreas Felber, Sibina Sukman
  • Patent number: 6853000
    Abstract: A test structure for a memory cell array determines a doping region of an electrode connection that, in a memory cell, connects an inner capacitor electrode of a trench capacitor to an associated selection transistor. The test structure has an electrical contact with a predetermined contact area disposed between a regular matrix configuration of four trench capacitors.
    Type: Grant
    Filed: September 30, 2003
    Date of Patent: February 8, 2005
    Assignee: Infineon Technologies AG
    Inventors: Andreas Felber, Valentin Rosskopf
  • Patent number: 6838724
    Abstract: A transistor array has vertical FET transistors each connected to a storage capacitor of a memory cell array. Gate electrode strips, which form word lines, of the transistors are located on both sides of active webs running parallel to one another and are connected to a superimposed metal plane by word line or CS contacts. To insulate these word line contacts from the other elements of the transistor array and of the cell array, the word line contacts are located in deep trenches that are introduced into the webs.
    Type: Grant
    Filed: November 20, 2003
    Date of Patent: January 4, 2005
    Assignee: Infineon Technologies AG
    Inventors: Bernhard Kowalski, Andreas Felber, Valentin Rosskopf, Till Schlösser, Jürgen Lindolf
  • Publication number: 20040245569
    Abstract: An array process diagnosis test structure for an integrated circuit including a transistor array composed of vertical FET memory cell access transistors, which are formed into the depth of a substrate in the form of active webs which run parallel in the lateral direction of the circuit is disclosed. Memory cell storage capacitors in the array test structure are formed in deep trenches on the end faces of those sections of the active webs which form the vertical FET transistors. Word lines are arranged along the webs and along parallel intersecting bit lines of the array, outside of which, and on two mutually opposite edges, are located a first and second word line comb. The wordline combs are offset and connected alternately to different word lines. In addition, a first and a second bit line comb are formed on the two other opposing edges of the transistor array mutually offset and each connected to different bit lines.
    Type: Application
    Filed: December 31, 2003
    Publication date: December 9, 2004
    Inventors: Bernhard Kowalski, Andreas Felber, Valentin Rosskopf, Till Schloesser, Juergen Lindolf
  • Publication number: 20040104418
    Abstract: A transistor array has vertical FET transistors each connected to a storage capacitor of a memory cell array. Gate electrode strips, which form word lines, of the transistors are located on both sides of active webs running parallel to one another and are connected to a superimposed metal plane by word line or CS contacts. To insulate these word line contacts from the other elements of the transistor array and of the cell array, the word line contacts are located in deep trenches that are introduced into the webs.
    Type: Application
    Filed: November 20, 2003
    Publication date: June 3, 2004
    Inventors: Bernhard Kowalski, Andreas Felber, Valentin Rosskopf, Till Schlosser, Jurgen Lindolf
  • Publication number: 20040061110
    Abstract: A test structure for a memory cell array determines a doping region of an electrode connection that, in a memory cell, connects an inner capacitor electrode of a trench capacitor to an associated selection transistor. The test structure has an electrical contact with a predetermined contact area disposed between a regular matrix configuration of four trench capacitors.
    Type: Application
    Filed: September 30, 2003
    Publication date: April 1, 2004
    Inventors: Andreas Felber, Valentin Rosskopf
  • Publication number: 20040061112
    Abstract: A test structure allows determining a short circuit between trench capacitors in a memory cell array in which the trench capacitors are arranged in matrix form. The test structure has, in two rows of trench capacitors, a connection of the trench capacitors of each row by tunnel structures and/or bridge structures. A contact area for contact connection is provided at each end section of a trench capacitor row.
    Type: Application
    Filed: September 30, 2003
    Publication date: April 1, 2004
    Inventors: Andreas Felber, Valentin Rosskopf