Patents by Inventor Andreas Gehring

Andreas Gehring has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7754555
    Abstract: By forming a stressed semiconductor material in a gate electrode, a biaxial tensile strain may be induced in the channel region, thereby significantly increasing the charge carrier mobility. This concept may be advantageously combined with additional strain-inducing sources, such as embedded strained semiconductor materials in the drain and source regions, thereby providing the potential for enhancing transistor performance without contributing to process complexity.
    Type: Grant
    Filed: February 14, 2007
    Date of Patent: July 13, 2010
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Andreas Gehring, Ralf Van Bentum, Markus Lenski
  • Patent number: 7754556
    Abstract: By recessing portions of the drain and source areas on the basis of a spacer structure, the subsequent implantation process for forming the deep drain and source regions may result in a moderately high dopant concentration extending down to the buried insulating layer of an SOI transistor. Furthermore, the spacer structure maintains a significant amount of a strained semiconductor alloy with its original thickness, thereby providing an efficient strain-inducing mechanism. By using sophisticated anneal techniques, undue lateral diffusion may be avoided, thereby allowing a reduction of the lateral width of the respective spacers and thus a reduction of the length of the transistor devices. Hence, enhanced charge carrier mobility in combination with reduced junction capacitance may be accomplished on the basis of reduced lateral dimensions.
    Type: Grant
    Filed: February 7, 2008
    Date of Patent: July 13, 2010
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Thomas Feudel, Markus Lenski, Andreas Gehring
  • Publication number: 20100155727
    Abstract: By providing a test structure for evaluating the patterning process and/or the epitaxial growth process for forming embedded semiconductor alloys in sophisticated semiconductor devices, enhanced statistical relevance in combination with reduced test time may be accomplished.
    Type: Application
    Filed: March 3, 2010
    Publication date: June 24, 2010
    Inventors: ANTHONY MOWRY, Casey Scott, Vassilios Papageorgiou, Andy Wei, Markus Lenski, Andreas Gehring
  • Patent number: 7713763
    Abstract: By providing a test structure for evaluating the patterning process and/or the epitaxial growth process for forming embedded semiconductor alloys in sophisticated semiconductor devices, enhanced statistical relevance in combination with reduced test time may be accomplished.
    Type: Grant
    Filed: June 3, 2008
    Date of Patent: May 11, 2010
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Anthony Mowry, Casey Scott, Vassilios Papageorgiou, Andy Wei, Markus Lenski, Andreas Gehring
  • Publication number: 20090294860
    Abstract: By repeatedly applying a process sequence comprising an etch process and a selective epitaxial growth process during the formation of drain and source areas in a transistor device, highly complex dopant profiles may be generated on the basis of in situ doping. Further-more, a strain material may be provided while stress relaxation mechanisms may be reduced due to the absence of any implantation processes.
    Type: Application
    Filed: February 27, 2009
    Publication date: December 3, 2009
    Inventors: Anthony Mowry, Andy Wei, Andreas Gehring, Casey Scott
  • Publication number: 20090246926
    Abstract: After forming the outer drain and source regions of an N-channel transistor, the spacer structure may be removed on the basis of an appropriately designed etch stop layer so that a rigid material layer may be positioned more closely to the gate electrode, thereby enhancing the overall strain-inducing mechanism during a subsequent anneal process in the presence of the material layer and providing an enhanced stress memorization technique (SMT). In some illustrative embodiments, a selective SMT approach may be provided.
    Type: Application
    Filed: October 24, 2008
    Publication date: October 1, 2009
    Inventors: Andreas Gehring, Anthony Mowry, Andy Wei
  • Publication number: 20090166618
    Abstract: By providing a test structure for evaluating the patterning process and/or the epitaxial growth process for forming embedded semiconductor alloys in sophisticated semiconductor devices, enhanced statistical relevance in combination with reduced test time may be accomplished.
    Type: Application
    Filed: June 3, 2008
    Publication date: July 2, 2009
    Inventors: Anthony Mowry, Casey Scott, Vassilios Papageorgiou, Andy Wei, Markus Lenski, Andreas Gehring
  • Publication number: 20090142900
    Abstract: By selectively applying a stress memorization technique to N-channel transistors, a significant improvement of transistor performance may be achieved. High selectivity in applying the stress memorization approach may be accomplished by substantially maintaining the crystalline state of the P-channel transistors while annealing the N-channel transistors in the presence of an appropriate material layer which may not to be patterned prior to the anneal process, thereby avoiding additional lithography and masking steps.
    Type: Application
    Filed: May 20, 2008
    Publication date: June 4, 2009
    Inventors: Maciej Wiatr, Casey Scott, Andreas Gehring, Peter Javorka, Andy Wei
  • Publication number: 20090108415
    Abstract: By forming an intermediate etch stop material or by appropriately positioning an additional etch stop material in a spacer structure of a polysilicon line, the probability of exposing a shallow doped region of an active semiconductor region during a critical contact etch step for forming rectangular contacts may be significantly reduced. Thus, leakage current, which may conventionally be created by etching into shallow doped regions during the contact etch step, may be reduced.
    Type: Application
    Filed: April 22, 2008
    Publication date: April 30, 2009
    Inventors: Markus LENSKI, Stephan KRUEGEL, Andreas GEHRING
  • Publication number: 20090035924
    Abstract: A method of forming a semiconductor structure includes providing a substrate having a first feature and a second feature. A mask is formed over the substrate. The mask covers the first feature. An ion implantation process is performed to introduce ions of a non-doping element into the second feature. The mask is adapted to absorb ions impinging on the first feature. After the ion implantation process, an annealing process is performed.
    Type: Application
    Filed: February 26, 2008
    Publication date: February 5, 2009
    Inventors: Thomas Feudel, Manfred Horstmann, Andreas Gehring
  • Publication number: 20090001484
    Abstract: By recessing portions of the drain and source areas on the basis of a spacer structure, the subsequent implantation process for forming the deep drain and source regions may result in a moderately high dopant concentration extending down to the buried insulating layer of an SOI transistor. Furthermore, the spacer structure maintains a significant amount of a strained semiconductor alloy with its original thickness, thereby providing an efficient strain-inducing mechanism. By using sophisticated anneal techniques, undue lateral diffusion may be avoided, thereby allowing a reduction of the lateral width of the respective spacers and thus a reduction of the length of the transistor devices. Hence, enhanced charge carrier mobility in combination with reduced junction capacitance may be accomplished on the basis of reduced lateral dimensions.
    Type: Application
    Filed: February 7, 2008
    Publication date: January 1, 2009
    Inventors: Thomas Feudel, Markus Lenski, Andreas Gehring
  • Publication number: 20080309109
    Abstract: A method for production of a component in a tool having a cavity-forming first and a second tool half comprises the following steps: a) insertion at least of two skins with angled-over end regions into the second tool half such that the angled-over end regions of the skins are situated adjacently with the same orientation and angling; b) rear-foaming or rear-spraying of the skins with a foam material or injection moulding material, c) after insertion of the skins, the end regions of the skins being pressed together in a foam-tight or spray-tight manner at least in regions by pressing at least on one side of the end regions which are situated one above the other against a wall which determines the form and position of the pressed-together end regions.
    Type: Application
    Filed: March 22, 2006
    Publication date: December 18, 2008
    Inventors: Claus Heinz, Bernhard Bauman, Andreas Meyer, Torsten Kohler, Sebastien Baumont, Godefroy Beau, Andreas Gehring, Freddy Stoof, Thomas Neuhard
  • Publication number: 20080268585
    Abstract: A substrate diode for an SOI device is formed in accordance with an appropriately designed manufacturing flow, wherein transistor performance enhancing mechanisms may be implemented substantially without affecting the diode characteristics. In one aspect, respective openings for the substrate diode may be formed after the formation of a corresponding sidewall spacer structure used for defining the drain and source regions, thereby obtaining a significant lateral distribution of the dopants in the diode areas, which may therefore provide sufficient process margins during a subsequent silicidation sequence on the basis of a removal of the spacers in the transistor devices. In a further aspect, in addition to or alternatively, an offset spacer may be formed substantially without affecting the configuration of respective transistor devices.
    Type: Application
    Filed: September 27, 2007
    Publication date: October 30, 2008
    Inventors: Andreas Gehring, Jan Hoentschel, Andy Wei
  • Publication number: 20080237723
    Abstract: By introducing additional strain-inducing mechanisms on the basis of stress memorization techniques, the performance of NMOS transistors may be significantly increased, thereby reducing the imbalance between PMOS transistors and NMOS transistors. By amorphizing and re-crystallizing the respective material in the presence of a mask layer at various stages of the manufacturing process, a drive current improvement of up to approximately 27% has been observed, with the potential for further performance gain.
    Type: Application
    Filed: November 9, 2007
    Publication date: October 2, 2008
    Inventors: Andy Wei, Anthony Mowry, Andreas Gehring, Maciej Wiatr
  • Publication number: 20080233359
    Abstract: The invention relates to a method for the production of a component having a multipart cover layer and also to a component having a multilayer cover layer. The method according to the invention for the production of a component comprises the steps: a) insertion at least of two skins (3, 4; 20, 21; 41, 42; 81, 82) into the second tool half of a tool having a cavity-forming first tool half (1) and second tool half (2; 27; 40; 60; 80) such that the skins overlap in their end regions (5, 6; 22, 23; 43, 44; 83, 84); b) rear-foaming or rear-spraying of the skins with a foam material (7, 24) or spraying material, c) by exerting low pressure in the region of the overlap, the internally situated end region (6; 23; 44; 84) of the one skin (4; 21; 42; 82) being pressed against the externally situated end region (5; 22; 43; 83) of the other skin (3; 20; 41; 81) in a foam-tight or injection moulding-tight manner.
    Type: Application
    Filed: March 22, 2006
    Publication date: September 25, 2008
    Inventors: Claus Heinz, Bernhard Bauman, Andreas Meyer, Sebastien Baumont, Godefroy Beau, Andreas Gehring, Freddy Stoof, Thomas Neuhard
  • Publication number: 20080203486
    Abstract: By removing an outer spacer of a transistor element, used for the formation of highly complex lateral dopant profiles, prior to the formation of metal silicide, employing a wet chemical etch process, it is possible to position a stressed contact liner layer more closely to the channel region, thereby allowing a highly efficient stress transfer mechanism for creating a corresponding strain in the channel region, without affecting circuit elements in the P-type regions.
    Type: Application
    Filed: October 3, 2007
    Publication date: August 28, 2008
    Inventors: Maciej Wiatr, Frank Wirbeleit, Andy Wei, Andreas Gehring
  • Publication number: 20080203427
    Abstract: A new technique enables providing a stress-inducing alloy having a highly stress-inducing region and a region which is processable by standard processing steps suitable for use in a commercial high volume semiconductor device manufacturing environment. The regions may be formed by a growth process with a varying composition of the growing material or by other methods such as ion implantation. The highly stress-inducing region near the channel region of a transistor may be covered with an appropriate cover.
    Type: Application
    Filed: October 3, 2007
    Publication date: August 28, 2008
    Inventors: Anthony Mowry, Bernhard Trui, Maciej Wiatr, Andreas Gehring, Andy Wei
  • Publication number: 20080182371
    Abstract: By providing a protection layer on a silicon/germanium material of high germanium concentration, a corresponding loss of strained semiconductor material may be significantly reduced or even completely avoided. The protection layer may be formed prior to critical cleaning processes and may be maintained until the formation of metal silicide regions. Hence, high performance gain of P-type transistors may be accomplished without requiring massive overfill during the selective epitaxial growth process.
    Type: Application
    Filed: July 17, 2007
    Publication date: July 31, 2008
    Inventors: Andreas Gehring, Maciej Wiatr, Andy Wei, Thorsten Kammler, Roman Boschke, Casey Scott
  • Publication number: 20080102590
    Abstract: A method of forming a semiconductor structure comprises providing a semiconductor substrate comprising a first transistor element and a second transistor element. The first transistor element comprises at least one first amorphous region and the second transistor element comprises at least one second amorphous region. A stress-creating layer is formed over the first transistor element. The stress-creating layer does not cover the second transistor element. A first annealing process is performed. The first annealing process is adapted to re-crystallize the first amorphous region and the second amorphous region. After the first annealing process, a second annealing process is performed. The stress-creating layer remains on the semiconductor substrate during the second annealing process.
    Type: Application
    Filed: May 18, 2007
    Publication date: May 1, 2008
    Inventors: Andreas Gehring, Andy Wei, Anthony Mowry, Manuj Rathor
  • Publication number: 20080081403
    Abstract: By appropriately adapting the length direction and width directions of transistor devices with respect to the crystallographic orientation of the semiconductor material such that identical vertical and horizontal growth planes upon re-crystallizing amorphized portions are obtained, the number of corresponding stacking faults may be significantly reduced. Hence, transistor elements with extremely shallow PN junctions may be formed on the basis of pre-amorphization implantation processes while substantially avoiding any undue side effects typically obtained in conventional techniques due to stacking faults.
    Type: Application
    Filed: April 25, 2007
    Publication date: April 3, 2008
    Inventors: Andreas Gehring, Markus Lenski, Jan Hoentschel, Thorsten Kammler