Patents by Inventor Andreas Hils

Andreas Hils has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090202077
    Abstract: A method for secure processing of a data stream using a secret key stored in a key storage, with the data stream including content data and context information, with the key storage holding several secret keys, the method including: extracting the context information from the content data stream; generating address information based on the context information for accessing one of the several secret keys stored in the key storage; retrieving from the key storage the one of the several secret keys using the address information; processing the content data using the retrieved secret key. Further disclosed is an apparatus for secure data processing.
    Type: Application
    Filed: February 5, 2009
    Publication date: August 13, 2009
    Applicant: MICRONAS GmbH
    Inventor: Andreas Hils
  • Patent number: 7117472
    Abstract: A method of placing a clock signal supply network in a design representation for an integrated circuit. The design representation may comprise a plurality of clockable circuit cells. The method may comprise identifying a first of the clockable circuit cells in the design representation. The method may further comprise identifying a second of the clockable circuit cells in the design representation. The second clockable circuit cell may have a clock timing dependent relation relative to the first clockable circuit cell. The method may further comprise configuring the clock signal supply network. The clock signal supply network may be configured to supply respective clock signals to the first and said second clockable circuit cells. The clock signal supply network may be configured to route the respective clock signals such that a timing difference between the respective clock signals is protected from process, voltage and temperature (PVT) influences.
    Type: Grant
    Filed: July 9, 2004
    Date of Patent: October 3, 2006
    Assignee: LSI Logic Corporation
    Inventors: Stefan G. Auracher, Claus Pribbernow, Andreas Hils, Juergen Dirks, Manisha R. Patel, James T. Imper
  • Patent number: 7054988
    Abstract: The present invention may generally provide a processor circuit comprising a processor, a first bus, a bus pipeline stage, and a second bus. The first bus may be coupled to the processor. The bus pipeline stage may be coupled between the first bus and the second bus and configured to delay an access between the first bus and the second bus at least one pipeline cycle.
    Type: Grant
    Filed: April 17, 2003
    Date of Patent: May 30, 2006
    Assignee: LSI Logic Corporation
    Inventor: Andreas Hils
  • Patent number: 7032190
    Abstract: A representation of a macro for an integrated circuit layout. The representation may define sub-circuit cells of a module. The module may have a predefined functionality. The sub-circuit cells may include at least one reusable circuit cell. The reusable circuit cell may be configured such that when the predefined functionality of the module is not used, the reusable circuit cell is available for re-use.
    Type: Grant
    Filed: December 1, 2003
    Date of Patent: April 18, 2006
    Assignee: LSI Logic Corporation
    Inventors: Stefan Auracher, Claus Pribbernow, Andreas Hils
  • Publication number: 20060010408
    Abstract: A method of placing a clock signal supply network in a design representation for an integrated circuit. The design representation may comprise a plurality of clockable circuit cells. The method may comprise identifying a first of the clockable circuit cells in the design representation. The method may further comprise identifying a second of the clockable circuit cells in the design representation. The second clockable circuit cell may have a clock timing dependent relation relative to the first clockable circuit cell. The method may further comprise configuring the clock signal supply network. The clock signal supply network may be configured to supply respective clock signals to the first and said second clockable circuit cells. The clock signal supply network may be configured to route the respective clock signals such that a timing difference between the respective clock signals is protected from process, voltage and temperature (PVT) influences.
    Type: Application
    Filed: July 9, 2004
    Publication date: January 12, 2006
    Inventors: Stefan Auracher, Claus Pribbernow, Andreas Hils, Juergen Dirks, Manisha Patel, James Imper
  • Publication number: 20050116738
    Abstract: An integrated circuit comprising a die having a surface. The die may comprise first and second areas. The first area may comprise first circuit cells. The first circuit cells may be configurable by user defined interconnections from above the surface. The second area may comprise a plurality of sub-circuit cells. The sub-circuit cells may form a module having a predefined functionality. The sub-circuit cells may include at least one second circuit cell. The second circuit cell may be configured such that when the predefined functionality of the module is not used, the second circuit cell is configurable by user defined interconnections from above the surface.
    Type: Application
    Filed: December 1, 2003
    Publication date: June 2, 2005
    Inventors: Stefan Auracher, Claus Pribbernow, Andreas Hils
  • Publication number: 20050120321
    Abstract: A representation of a macro for an integrated circuit layout. The representation may define sub-circuit cells of a module. The module may have a predefined functionality. The sub-circuit cells may include at least one reusable circuit cell. The reusable circuit cell may be configured such that when the predefined functionality of the module is not used, the reusable circuit cell is available for re-use.
    Type: Application
    Filed: December 1, 2003
    Publication date: June 2, 2005
    Inventors: Stefan Auracher, Claus Pribbernow, Andreas Hils
  • Patent number: 6901544
    Abstract: The invention relates to an integrated circuit including a hard-core and a peripheral circuit. The hard-core and the peripheral circuit each include respective registers, which are couplable for scan chain testing by respective scan chain paths within the core and within the peripheral circuit. In order to avoid timing problems between the two scan chain paths, a lock-up latch is provided within the hard-core. The lock-up latch has an input coupled to the last register in the scan chain path within the hard-core, and an output coupled to the first register in the scan chain path in the peripheral circuit. The lock-up latch forms part of the hard-core and is clocked by the same clock signal as the last register in the hard-core scan chain path.
    Type: Grant
    Filed: October 24, 2001
    Date of Patent: May 31, 2005
    Assignee: LSI Logic Corporation
    Inventors: Joerg Huth, Andreas Hils
  • Publication number: 20040210703
    Abstract: The present invention may generally provide a processor circuit comprising a processor, a first bus, a bus pipeline stage, and a second bus. The first bus may be coupled to the processor. The bus pipeline stage may be coupled between the first bus and the second bus and configured to delay an access between the first bus and the second bus at least one pipeline cycle.
    Type: Application
    Filed: April 17, 2003
    Publication date: October 21, 2004
    Applicant: LSI LOGIC CORPORATION
    Inventor: Andreas Hils