Patents by Inventor Andres BARRILADO

Andres BARRILADO has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240077578
    Abstract: A system and method for a radar system are provided. The radar system includes a leader radar device that includes a first clock generation circuit configured to generate a first clock signal, and a first transmitter and receiver configured to transmit and receive radar signals using a first local oscillator signal. The system includes a follower radar device. The follower radar device is configured to receive the first clock signal and the first local oscillator signal from the leader radar device. The follower radar device includes a second clock generation circuit configured to generate a second clock signal, wherein, in a default operational mode of the radar system at least a portion of the second clock generation circuit is disabled, and a second transmitter and receiver configured to transmit and receive first radar signals.
    Type: Application
    Filed: September 6, 2023
    Publication date: March 7, 2024
    Inventors: Cristian Pavao Moreira, Thierry Mesnard, Andres Barrilado Gonzalez, Mohamed Boulkheir, Didier Salle
  • Publication number: 20240020186
    Abstract: A layered architecture for managing health of the electronic system comprises a plurality of health subsystems. Health subsystems receive health information from health monitors coupled to respective components of the electronic system and provide the health information to another health subsystem. Based on the received health information, the other health subsystem uses predictive data analytics to determine a health condition of the electronic system and update a health policy based on the predictive data analytics to improve prediction of the health condition of the electronic system.
    Type: Application
    Filed: July 7, 2023
    Publication date: January 18, 2024
    Inventors: Xiankun Jin, Andres Barrilado Gonzalez, Mathieu Blazy-Winning
  • Publication number: 20240020786
    Abstract: An event manager for filtering safety and security events of a system including an event sequence list including predetermined event sequences in which each sequence includes at least one event identifier identifying a corresponding one of multiple monitored events, an event sequence array that stores a received event sequence in response to received event notifications, and a controller that stores an event identifier into the event sequence array and that determines whether the received event sequence matches at least one of the predetermined event sequences for determining a composite event and a response for each received event notification. The matching determination may be made with or without consideration of chronological order. A suspected composite event may be identified when multiple possible matches may exist, and a final composite event is ratified when only one match is found. An exception may be generated upon timeout of a timer.
    Type: Application
    Filed: July 13, 2023
    Publication date: January 18, 2024
    Inventors: Andres Barrilado Gonzalez, Franck Galtie, Rolf Dieter Schlagenhaft, Hemant Nautiyal
  • Publication number: 20230171293
    Abstract: An architecture for monitoring, analyzing, and reacting to safety and cybersecurity events has been disclosed. In at least one embodiment, a method for processing safety and security events of a system includes requesting a reaction or escalating an effect from a first controller of the system to a second controller of the system based on a subset of available reactions for a current context of the system, constraint information, a predetermined effect-reaction policy, and the effect.
    Type: Application
    Filed: November 20, 2022
    Publication date: June 1, 2023
    Inventors: Franck Galtie, Rolf Dieter Schlagenhaft, Andres Barrilado Gonzalez
  • Publication number: 20230027878
    Abstract: A fault recovery system includes various fault management circuits that form a hierarchical structure. One fault management circuit detects a fault in a functional circuit and executes a recovery operation to recover the functional circuit from the fault. When the fault management circuit fails to recover the functional circuit from the fault within a predetermined time duration, a fault management circuit that is in a higher hierarchical level executes another recovery operation to recover the functional circuit from the fault. Such a fault management circuit is required to execute the corresponding recovery operation within another predetermined time duration to successfully recover the functional circuit from the fault. The fault recovery system thus implements the hierarchical structure of fault management circuits to recover the functional circuit from the fault.
    Type: Application
    Filed: July 20, 2022
    Publication date: January 26, 2023
    Inventors: Neha Srivastava, Hemant Nautiyal, Andres Barrilado Gonzalez
  • Patent number: 11416378
    Abstract: An integrated circuit device is disclosed. The device includes a circuit configured to perform a function, a fault management component, at least one user register, an analog test bus component, a built-in self-test component, a safety monitor component, and gating logic. Additionally, the circuit is separated from the fault management component, the at least one user register, the analog test bus component, the built-in self-test component, the safety monitor, and the gating logic.
    Type: Grant
    Filed: May 13, 2019
    Date of Patent: August 16, 2022
    Assignee: NXP B.V.
    Inventors: Jan-Peter Schat, Xavier Hours, Andres Barrilado Gonzalez
  • Patent number: 11353550
    Abstract: A radar device (100) is described that includes at least one transceiver (105) configured to support frequency modulated continuous wave (FMCW); radar device (100) and a digital controller (262). A temperature sensor system includes a plurality of temperature sensors (222, 232, 242) coupled to one or more circuits (220, 230, 240) in the at least one transceiver (105). The digital controller (262, 306) comprises or is operably coupled to an over-temperature emulation circuit (308) configured to emulate an over-temperature shutdown state by injecting an over-temperature force signal (290) into the temperature sensor system (270).
    Type: Grant
    Filed: May 13, 2019
    Date of Patent: June 7, 2022
    Assignee: NXP USA, Inc.
    Inventors: Matthis Bouchayer, Cristian Pavao Moreira, Andres Barrilado Gonzalez
  • Patent number: 11143746
    Abstract: A chirp linearity detector, integrated circuit, and method are provided. The chirp linearity detector comprises a phase-locked loop (PLL) frequency sampling circuit and a frequency sweep linearity measuring circuit. The PLL frequency sampling circuit comprises a frequency divider circuit for receiving a PLL output signal from a PLL and for providing a frequency divided output signal, a first low pass filter circuit for receiving the frequency divided output signal, for reducing harmonic mixing, and for providing a mixer input signal, a mixer circuit for receiving the mixer input signal, for mixing the mixer input signal with a local oscillator signal, and for providing a mixer output signal, a second low pass filter circuit for performing anti-aliasing filtering and for providing an analog-to-digital converter (ADC) input signal, and an ADC circuit for digitizing the ADC input signal and for providing a digital output signal.
    Type: Grant
    Filed: August 17, 2018
    Date of Patent: October 12, 2021
    Assignee: NXP USA, Inc.
    Inventors: Jean-Stéphane Vigier, Dominique Delbecq, Cristian Pavao-Moreira, Andres Barrilado-Gonzalez
  • Publication number: 20210302535
    Abstract: A chirp linearity detector, integrated circuit, and method are provided. The chirp linearity detector comprises a phase-locked loop (PLL) frequency sampling circuit and a frequency sweep linearity measuring circuit. The PLL frequency sampling circuit comprises a frequency divider circuit for receiving a PLL output signal from a PLL and for providing a frequency divided output signal, a first low pass filter circuit for receiving the frequency divided output signal, for reducing harmonic mixing, and for providing a mixer input signal, a mixer circuit for receiving the mixer input signal, for mixing the mixer input signal with a local oscillator signal, and for providing a mixer output signal, a second low pass filter circuit for performing anti-aliasing filtering and for providing an analog-to-digital converter (ADC) input signal, and an ADC circuit for digitizing the ADC input signal and for providing a digital output signal.
    Type: Application
    Filed: August 17, 2018
    Publication date: September 30, 2021
    Inventors: Jean-Stéphane VIGIER, Dominique DELBECQ, Cristian PAVAO-MOREIRA, Andres BARRILADO-GONZALEZ
  • Patent number: 11054513
    Abstract: A communication unit (700) is described that includes a plurality of cascaded devices that comprise at least one master device (710) and at least one slave device (720, 723) configured in a master-slave arrangement. The at least one master device (710) and at least one slave device (720, 723) each comprise: an analog-to-digital converter, ADC, (741, 742) configured to use a same re-created system clock signal (788, 790) to align respective sampling instants between each ADC (741, 742). The at least one master device (710) comprises: a clock generation circuit comprising an internally-generated reference phase locked loop circuit (708), configured to output a system clock signal (782, 784); and a modulator circuit (762) coupled to the clock generation circuit and configured to receive and distribute the system clock signal (784).
    Type: Grant
    Filed: June 21, 2019
    Date of Patent: July 6, 2021
    Assignee: NXP USA, INC.
    Inventors: Olivier Doaré, Didier Salle, Cristian Pavao Moreira, Julien Orlando, Jean-Stephane Vigier, Andres Barrilado Gonzalez
  • Patent number: 11018844
    Abstract: A method for synchronizing a cascaded RADAR system (80) includes modulating (320) with a master RADAR system (12), an amplitude of a sequence of clock cycles of a clock (70) in response to a Ramp Frame Start (RFS) signal (92). The master RADAR system determines (322) a duration (310, 312, 314) of the sequence of clock cycles based on a code. A slave RADAR system (14) demodulates (324) the sequence of clock cycles to recover the clock and the RFS signal, wherein a clock leading edge of the clock is phase aligned to an RFS leading edge of the RFS signal. The slave RADAR system decodes (326) the code from the duration of the sequence of clock cycles, wherein the code determines an action performed by the slave RADAR system in response to receiving a data signal from the master RADAR system.
    Type: Grant
    Filed: June 6, 2019
    Date of Patent: May 25, 2021
    Assignee: NXP USA, INC.
    Inventors: Andres Barrilado Gonzalez, Olivier Vincent Doaré, Didier Salle
  • Publication number: 20200073786
    Abstract: An integrated circuit device is disclosed. The device includes a circuit configured to perform a function, a fault management component, at least one user register, an analog test bus component, a built-in self-test component, a safety monitor component, and gating logic. Additionally, the circuit is separated from the fault management component, the at least one user register, the analog test bus component, the built-in self-test component, the safety monitor, and the gating logic.
    Type: Application
    Filed: May 13, 2019
    Publication date: March 5, 2020
    Inventors: Jan-Peter Schat, Xavier Hours, Andres Barrilado Gonzalez
  • Publication number: 20200057138
    Abstract: A radar device (100) is described that includes at least one transceiver (105) configured to support frequency modulated continuous wave (FMCW); radar device (100) and a digital controller (262). A temperature sensor system includes a plurality of temperature sensors (222, 232, 242) coupled to one or more circuits (220, 230, 240) in the at least one transceiver (105). The digital controller (262, 306) comprises or is operably coupled to an over-temperature emulation circuit (308) configured to emulate an over-temperature shutdown state by injecting an over-temperature force signal (290) into the temperature sensor system (270).
    Type: Application
    Filed: May 13, 2019
    Publication date: February 20, 2020
    Inventors: Matthis Bouchayer, Cristian Pavao Moreira, Andres Barrilado Gonzalez
  • Publication number: 20200057140
    Abstract: A chirp linearity detector, integrated circuit, and method are provided. The chirp linearity detector comprises a phase-locked loop (PLL) frequency sampling circuit and a frequency sweep linearity measuring circuit. The PLL frequency sampling circuit comprises a frequency divider circuit for receiving a PLL output signal from a PLL and for providing a frequency divided output signal, a first low pass filter circuit for receiving the frequency divided output signal, for reducing harmonic mixing, and for providing a mixer input signal, a mixer circuit for receiving the mixer input signal, for mixing the mixer input signal with a local oscillator signal, and for providing a mixer output signal, a second low pass filter circuit for performing anti-aliasing filtering and for providing an analog-to-digital converter (ADC) input signal, and an ADC circuit for digitizing the ADC input signal and for providing a digital output signal.
    Type: Application
    Filed: August 17, 2018
    Publication date: February 20, 2020
    Inventors: Jean-Stephane Vigier, Dominique Delbecq, Cristian Pavao Moreira, Andres Barrilado Gonzalez
  • Publication number: 20200003883
    Abstract: A communication unit (700) is described that includes a plurality of cascaded devices that comprise at least one master device (710) and at least one slave device (720, 723) configured in a master-slave arrangement. The at least one master device (710) and at least one slave device (720, 723) each comprise: an analog-to-digital converter, ADC, (741, 742) configured to use a same re-created system clock signal (788, 790) to align respective sampling instants between each ADC (741, 742). The at least one master device (710) comprises: a clock generation circuit comprising an internally-generated reference phase locked loop circuit (708), configured to output a system clock signal (782, 784); and a modulator circuit (762) coupled to the clock generation circuit and configured to receive and distribute the system clock signal (784).
    Type: Application
    Filed: June 21, 2019
    Publication date: January 2, 2020
    Inventors: Olivier Doaré, Didier Salle, Cristian Pavao Moreira, Julien Orlando, Jean-Stephane Vigier, Andres Barrilado Gonzalez
  • Publication number: 20200003862
    Abstract: A communication unit (900) includes a plurality of cascaded devices that comprise at least one master device (910) and at least one slave device (920, 923) configured in a master-slave arrangement. The at least one master device (910) and at least one slave device (920, 923) each include: a demodulator circuit (964, 965) configured to receive a distributed reference clock signal (984) and re-create a system clock signal (988, 990) therefrom; a clock generation circuit comprising an internally-generated reference phase locked loop configured to receive the re-created system clock signal (988, 990) to create a master-slave clock signal; and an analog-to-digital converter, ADC, (941, 942) coupled to the reference phase locked loop and configured to use a same master-slave clock signal (988, 990) to align respective sampling instants between each ADC (941, 942) of the at least one master device (910) and at least one slave device (920, 923).
    Type: Application
    Filed: June 21, 2019
    Publication date: January 2, 2020
    Inventors: Olivier Doaré, Didier Salle, Cristian Pavao Moreira, Julien Orlando, Jean-Stephane Vigier, Andres Barrilado Gonzalez
  • Publication number: 20190386810
    Abstract: A method for synchronizing a cascaded RADAR system (80) includes modulating (320) with a master RADAR system (12), an amplitude of a sequence of clock cycles of a clock (70) in response to a Ramp Frame Start (RFS) signal (92). The master RADAR system determines (322) a duration (310, 312, 314) of the sequence of clock cycles based on a code. A slave RADAR system (14) demodulates (324) the sequence of clock cycles to recover the clock and the RFS signal, wherein a clock leading edge of the clock is phase aligned to an RFS leading edge of the RFS signal. The slave RADAR system decodes (326) the code from the duration of the sequence of clock cycles, wherein the code determines an action performed by the slave RADAR system in response to receiving a data signal from the master RADAR system.
    Type: Application
    Filed: June 6, 2019
    Publication date: December 19, 2019
    Inventors: Andres Barrilado Gonzalez, Olivier Vincent Doaré, Didier Salle
  • Patent number: 10496471
    Abstract: A system for register error detection is described, the system comprising: a plurality of addressable registers comprising sets of registers, the registers in each set having contiguous addresses; a cyclic redundancy check generator coupled to the addressable registers and configured to determine a cyclic-redundancy-check result for each set of registers from the values of each of the respective set of registers; a controller coupled to the registers and the cyclic-redundancy-check generator.
    Type: Grant
    Filed: September 15, 2017
    Date of Patent: December 3, 2019
    Assignee: NXP USA, Inc.
    Inventors: Andres Barrilado Gonzalez, Ralf Reuter, Dominique Delbecq, Francesco d'Esposito, Arnaud Sion, Gustavo Adolfo Guarin Aristizabal, Marcel Christoph Welpot
  • Publication number: 20180121282
    Abstract: A system for register error detection is described, the system comprising: a plurality of addressable registers comprising sets of registers, the registers in each set having contiguous addresses; a cyclic redundancy check generator coupled to the addressable registers and configured to determine a cyclic-redundancy-check result for each set of registers from the values of each of the respective set of registers; a controller coupled to the registers and the cyclic-redundancy-check generator.
    Type: Application
    Filed: September 15, 2017
    Publication date: May 3, 2018
    Inventors: Andres Barrilado Gonzalez, Ralf Reuter, Dominique Delbecq, Francesco d'Esposito, Arnaud Sion, Gustavo Adolfo Guarin Aristizabal, Marcel Christoph Welpot
  • Patent number: 9862240
    Abstract: A power efficient direct Tire Pressure Monitoring System, TPMS, for providing a non-continuous tire pressure monitoring of a tire of a vehicle, such as a automobile vehicle, the TPMS comprising: a processing unit having at least a first operating mode and a second operating mode; a timing unit; an acceleration measuring unit; a comparing unit; a pressure measuring unit; a transmitting unit; and, a power supplying unit for supplying power to the processing unit in the first and second operating modes wherein the latter mode is less power consuming than the former mode, wherein the processing unit is adapted to: enter the second operating mode after an acceleration threshold and an operating clock frequency have been set; and, enter the first operating mode responsive to a first trigger signal. A tire, a vehicle and a method are also claimed.
    Type: Grant
    Filed: November 22, 2013
    Date of Patent: January 9, 2018
    Assignee: NXP USA, Inc.
    Inventor: Andres Barrilado