Patents by Inventor Angelo Kandas

Angelo Kandas has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250098258
    Abstract: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes a fin. An isolation structure surrounds a lower fin portion, the isolation structure comprising an insulating material having a top surface, and a semiconductor material on a portion of the top surface of the insulating material, wherein the semiconductor material is separated from the fin. A gate dielectric layer is over the top of an upper fin portion and laterally adjacent the sidewalls of the upper fin portion, the gate dielectric layer further on the semiconductor material on the portion of the top surface of the insulating material. A gate electrode is over the gate dielectric layer.
    Type: Application
    Filed: December 5, 2024
    Publication date: March 20, 2025
    Inventors: Andrew W. YEOH, Ilsup JIN, Angelo KANDAS, Michael L. HATTENDORF, Christopher P. AUTH
  • Patent number: 12199168
    Abstract: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes a fin. An isolation structure surrounds a lower fin portion, the isolation structure comprising an insulating material having a top surface, and a semiconductor material on a portion of the top surface of the insulating material, wherein the semiconductor material is separated from the fin. A gate dielectric layer is over the top of an upper fin portion and laterally adjacent the sidewalls of the upper fin portion, the gate dielectric layer further on the semiconductor material on the portion of the top surface of the insulating material. A gate electrode is over the gate dielectric layer.
    Type: Grant
    Filed: June 24, 2022
    Date of Patent: January 14, 2025
    Assignee: Intel Corporation
    Inventors: Andrew W. Yeoh, Ilsup Jin, Angelo Kandas, Michael L Hattendorf, Christopher P. Auth
  • Publication number: 20220336633
    Abstract: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes a fin. An isolation structure surrounds a lower fin portion, the isolation structure comprising an insulating material having a top surface, and a semiconductor material on a portion of the top surface of the insulating material, wherein the semiconductor material is separated from the fin. A gate dielectric layer is over the top of an upper fin portion and laterally adjacent the sidewalls of the upper fin portion, the gate dielectric layer further on the semiconductor material on the portion of the top surface of the insulating material. A gate electrode is over the gate dielectric layer.
    Type: Application
    Filed: June 24, 2022
    Publication date: October 20, 2022
    Inventors: Andrew W. YEOH, Ilsup JIN, Angelo KANDAS, Michael L. HATTENDORF, Christopher P. AUTH
  • Patent number: 11404559
    Abstract: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes a fin. An isolation structure surrounds a lower fin portion, the isolation structure comprising an insulating material having a top surface, and a semiconductor material on a portion of the top surface of the insulating material, wherein the semiconductor material is separated from the fin. A gate dielectric layer is over the top of an upper fin portion and laterally adjacent the sidewalls of the upper fin portion, the gate dielectric layer further on the semiconductor material on the portion of the top surface of the insulating material. A gate electrode is over the gate dielectric layer.
    Type: Grant
    Filed: September 21, 2020
    Date of Patent: August 2, 2022
    Assignee: Intel Corporation
    Inventors: Andrew W. Yeoh, Ilsup Jin, Angelo Kandas, Michael L. Hattendorf, Christopher P. Auth
  • Publication number: 20210013323
    Abstract: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes a fin. An isolation structure surrounds a lower fin portion, the isolation structure comprising an insulating material having a top surface, and a semiconductor material on a portion of the top surface of the insulating material, wherein the semiconductor material is separated from the fin. A gate dielectric layer is over the top of an upper fin portion and laterally adjacent the sidewalls of the upper fin portion, the gate dielectric layer further on the semiconductor material on the portion of the top surface of the insulating material. A gate electrode is over the gate dielectric layer.
    Type: Application
    Filed: September 21, 2020
    Publication date: January 14, 2021
    Inventors: Andrew W. YEOH, Ilsup JIN, Angelo KANDAS, Michael L. HATTENDORF, Christopher P. AUTH
  • Patent number: 10818774
    Abstract: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes an inter-layer dielectric (ILD) layer above a substrate. A conductive interconnect line is in a trench in the ILD layer, the conductive interconnect line having a first portion and a second portion, the first portion laterally adjacent to the second portion. A dielectric plug is between and laterally adjacent to the first and second portions of the conductive interconnect line, the dielectric plug comprising a metal oxide material.
    Type: Grant
    Filed: December 30, 2017
    Date of Patent: October 27, 2020
    Assignee: Intel Corporation
    Inventors: Andrew W. Yeoh, Ilsup Jin, Angelo Kandas, Michael L. Hattendorf, Christopher P. Auth
  • Publication number: 20190164814
    Abstract: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes an inter-layer dielectric (ILD) layer above a substrate. A conductive interconnect line is in a trench in the ILD layer, the conductive interconnect line having a first portion and a second portion, the first portion laterally adjacent to the second portion. A dielectric plug is between and laterally adjacent to the first and second portions of the conductive interconnect line, the dielectric plug comprising a metal oxide material.
    Type: Application
    Filed: December 30, 2017
    Publication date: May 30, 2019
    Inventors: Andrew W. YEOH, Ilsup JIN, Angelo KANDAS, Michael L. HATTENDORF, Christopher P. AUTH
  • Publication number: 20080079166
    Abstract: Embodiments of semiconductor devices and methods of making such devices are presented herein.
    Type: Application
    Filed: September 29, 2006
    Publication date: April 3, 2008
    Inventors: Kevin J. Lee, Subhash Joshi, Angelo Kandas, Everett Branderhorst, Rohit Grover, Tzuen-Luh Huang
  • Patent number: 6649515
    Abstract: A method of forming an interconnection including the steps of depositing a first masking material over a first conductive region of an integrated circuit substrate and depositing a dielectric material over the first masking material. The method also includes forming a via through the dielectric material to expose the first masking material and a second masking material is deposited in a portion of the via. A trench is formed in the dielectric material over a portion of the via and the second masking material is removed from the via. The via is then extended through the first masking material and a conductive material is deposited in the via.
    Type: Grant
    Filed: September 30, 1998
    Date of Patent: November 18, 2003
    Assignee: Intel Corporation
    Inventors: Peter K. Moon, Makarem A. Hussein, Alan Myers, Charles Recchia, Sam Sivakumar, Angelo Kandas
  • Publication number: 20010021581
    Abstract: A method of forming an interconnection including the steps of depositing a first masking material over a first conductive region of an integrated circuit substrate and depositing a dielectric material over the first masking material. The method also includes forming a via through the dielectric material to expose the first masking material and a second masking material is deposited in a portion of the via. A trench is formed in the dielectric material over a portion of the via and the second masking material is removed from the via. The via is then extended through the first masking material and a conductive material is deposited in the via.
    Type: Application
    Filed: September 30, 1998
    Publication date: September 13, 2001
    Inventors: PETER K MOON, MAKAREM A HUSSEIN, ALAN MYERS, CHARLES RECCHIA, SAM SIVAKUMAR, ANGELO KANDAS