Patents by Inventor Angelo Magri'

Angelo Magri' has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140138739
    Abstract: An embodiment of a method for manufacturing a power device being integrated on a semiconductor substrate comprising at least the steps of making, in the semiconductor substrate, at least a trench having sidewalls and a bottom, covering the sidewalls and the bottom of said at least one trench with a first insulating coating layer and making, inside said at least one trench, a conductive gate structure. An embodiment of the method provides the formation of the conductive gate structure comprising the steps of covering at least the sidewalls with a second conductive coating layer of a first conductive material; making a conductive central region of a second conductive material having a different resistivity than the first conductive material; and making a plurality of conductive bridges between said second conductive coating layer and said conductive central region.
    Type: Application
    Filed: January 28, 2014
    Publication date: May 22, 2014
    Applicant: STMICROELECTRONICS S.r.l.
    Inventors: Angelo MAGRI', Antonino Sebastiano ALESSANDRIA, Stefania FORTUNA, Leonardo FRAGAPANE
  • Publication number: 20140141603
    Abstract: An embodiment of a vertical-conduction integrated electronic device formed in a body of semiconductor material which includes: a substrate made of a first semiconductor material and with a first type of conductivity, the first semiconductor material having a first bandgap; an epitaxial region made of the first semiconductor material and with the first type of conductivity, which overlies the substrate and defines a first surface; and a first epitaxial layer made of a second semiconductor material, which overlies the first surface and is in direct contact with the epitaxial region, the second semiconductor material having a second bandgap narrower than the first bandgap. The body moreover includes a deep region of a second type of conductivity, extending underneath the first surface and within the epitaxial region.
    Type: Application
    Filed: January 28, 2014
    Publication date: May 22, 2014
    Applicant: STMicroelectronics S.r.l.
    Inventors: Ferruccio FRISINA, Mario Giuseppe SAGGIO, Angelo MAGRI'
  • Patent number: 8664713
    Abstract: A power device integrated on a semiconductor substrate and having a plurality of conductive bridges within a trench gate structure. In an embodiment, a semiconductor substrate includes a trench having sidewalls and a bottom, the walls and bottom are covered with a first insulating coating layer which then also includes a conductive gate structure. An embodiment provides the formation of the conductive gate structure with covering at least the sidewalls with a second conductive coating layer of a first conductive material. This results in a conductive central region of a second conductive material having a different resistivity than the first conductive material forming a plurality of conductive bridges between said second conductive coating layer and said conductive central region.
    Type: Grant
    Filed: December 22, 2009
    Date of Patent: March 4, 2014
    Assignee: STMicroelectronics S.R.L.
    Inventors: Angelo Magri, Antonino Sebastiano Alessandria, Stefania Fortuna, Leonardo Fragapane
  • Patent number: 8653590
    Abstract: An embodiment of a vertical-conduction integrated electronic device formed in a body of semiconductor material which includes: a substrate made of a first semiconductor material and with a first type of conductivity, the first semiconductor material having a first bandgap; an epitaxial region made of the first semiconductor material and with the first type of conductivity, which overlies the substrate and defines a first surface; and a first epitaxial layer made of a second semiconductor material, which overlies the first surface and is in direct contact with the epitaxial region, the second semiconductor material having a second bandgap narrower than the first bandgap. The body moreover includes a deep region of a second type of conductivity, extending underneath the first surface and within the epitaxial region.
    Type: Grant
    Filed: August 30, 2011
    Date of Patent: February 18, 2014
    Assignee: STMicroelectronics S.r.l.
    Inventors: Ferruccio Frisina, Mario Giuseppe Saggio, Angelo Magri'
  • Publication number: 20140045309
    Abstract: A vertical conduction power device includes respective gate, source and drain areas in an epitaxial layer on a semiconductor substrate. The respective gate, source and drain metallizations may be provided by a first metallization level. The gate, source and drain terminals may be realized by a second metallization level. The device is configured as a set of modular areas extending parallel to each other, each having a rectangular elongate source area perimetrically surrounded by a narrow gate area, and separated from each other by regions with the drain area extending parallel and connected at the opposite ends thereof to a second closed region with the drain area forming a device outer peripheral edge. A sinker structure extends perpendicularly to the substrate and may be formed by a grid of sinkers located below both the first parallel regions and the second closed region.
    Type: Application
    Filed: September 30, 2013
    Publication date: February 13, 2014
    Inventors: FERRUCCIO FRISINA, GIUSEPPE FERLA, ANGELO MAGRI'
  • Patent number: 8637369
    Abstract: An embodiment of a method for manufacturing a power device with conductive gate structures inside etched trenches. Such trenches include sidewalls and a bottom, wherein covering the sidewalls and the bottom of the trench is a first insulating coating layer. In the formation of the conductive gate structure, openings within the first material in the trench are made such that a conductive central region of a second conductive material having a different resistivity than the first conductive material are able to be electrically coupled together through a plurality of conductive bridges between said second conductive coating layer and said conductive central region.
    Type: Grant
    Filed: March 1, 2012
    Date of Patent: January 28, 2014
    Assignee: STMicroelectronics S.R.L.
    Inventors: Angelo Magri, Antonino Sebastiano Alessandria, Stefania Fortuna, Leonardo Fragapane
  • Patent number: 8624332
    Abstract: A vertical conduction electronic power device includes respective gate, source and drain areas in an epitaxial layer arranged on a semiconductor substrate. The respective gate, source and drain metallizations may be formed by a first metallization level. Corresponding gate, source and drain terminals or pads may be formed by a second metallization level. The power device is configured as a set of modular areas extending parallel to each other, each having a rectangular elongate source area perimetrically surrounded by a narrow gate area. The modular areas are separated from each other by regions with the drain area extending parallel and connected at the opposite ends thereof to a second closed region with the drain area forming a device outer peripheral edge.
    Type: Grant
    Filed: September 26, 2005
    Date of Patent: January 7, 2014
    Assignee: STMicroelectronics S.R.L.
    Inventors: Ferruccio Frisina, Giuseppe Ferla, Angelo Magrì
  • Patent number: 8482085
    Abstract: Power MOS device of the type comprising a plurality of elementary power MOS transistors having respective gate structures and comprising a gate oxide with double thickness having a thick central part and lateral portions of reduced thickness. Such device exhibiting gate structures comprising first gate conductive portions overlapped onto said lateral portions of reduced thickness to define, for the elementary MOS transistors, the gate electrodes, as well as a conductive structure or mesh. Such conductive structure comprising a plurality of second conductive portions overlapped onto the thick central part of gate oxide and interconnected to each other and to the first gate conductive portions by means of a plurality of conducive bridges.
    Type: Grant
    Filed: December 14, 2010
    Date of Patent: July 9, 2013
    Assignee: STMicroelectronics S.r.l.
    Inventors: Angelo Magri, Ferruccio Frisina, Giuseppe Ferla
  • Patent number: 8420525
    Abstract: A semiconductor device with vertical current flow includes a body having a substrate made of semiconductor material. At least one electrical contact on a first face of the body. A metallization structure is formed on a second face of the body, opposite to the first face. The metallization structure is provided with metal vias, which project from the second face within the substrate so as to form a high-conductivity path in parallel with portions of said substrate.
    Type: Grant
    Filed: January 24, 2012
    Date of Patent: April 16, 2013
    Assignee: STMicroelectronics S.r.l.
    Inventors: Angelo Magri′, Antonio Damaso Maria Marino
  • Patent number: 8420487
    Abstract: Power MOS device of the type comprising a plurality of elementary power MOS transistors having respective gate structures and comprising a gate oxide with double thickness having a thick central part and lateral portions of reduced thickness. Such device exhibiting gate structures comprising first gate conductive portions overlapped onto said lateral portions of reduced thickness to define, for the elementary MOS transistors, the gate electrodes, as well as a conductive structure or mesh. Such conductive structure comprising a plurality of second conductive portions overlapped onto the thick central part of gate oxide and interconnected to each other and to the first gate conductive portions by means of a plurality of conducive bridges.
    Type: Grant
    Filed: December 14, 2010
    Date of Patent: April 16, 2013
    Assignee: STMicroelectronics S.r.l.
    Inventors: Angelo Magri, Ferruccio Frisina, Giuseppe Ferla
  • Patent number: 8405144
    Abstract: A semiconductor device with vertical current flow includes a body having a substrate made of semiconductor material. At least one electrical contact on a first face of the body. A metallization structure is formed on a second face of the body, opposite to the first face. The metallization structure is provided with metal vias, which project from the second face within the substrate so as to form a high-conductivity path in parallel with portions of said substrate.
    Type: Grant
    Filed: January 24, 2012
    Date of Patent: March 26, 2013
    Assignee: STMicroelectronics S.r.l.
    Inventors: Angelo Magri', Antonio Damaso Maria Marino
  • Patent number: 8283702
    Abstract: A process for manufacturing a MOS device and the MOS device manufactured thereby are disclosed. The process includes in a semiconductor layer forming a gate structure above the semiconductor layer; forming a first doped region within a first surface portion of the semiconductor layer; and irradiating the first doped region with electromagnetic radiation, to carry out annealing thereof. Prior to the irradiating step, a dielectric mirror is formed above a second surface portion of the semiconductor layer. The dielectric mirror, which may be of the Bragg-reflector type, reflects at least in part the electromagnetic radiation, and protects underlying regions from the electromagnetic radiation.
    Type: Grant
    Filed: June 4, 2010
    Date of Patent: October 9, 2012
    Assignees: STMicroelectronics S.r.l., Consiglio Nazionale delle Ricerche
    Inventors: Dario Salinas, Guglielmo Fortunato, Angelo Magri′, Luigi Mariucci, Massimo Cuscuna, Cateno Marco Camalleri
  • Publication number: 20120220090
    Abstract: An embodiment of a method for manufacturing a power device being integrated on a semiconductor substrate comprising at least the steps of making, in the semiconductor substrate, at least a trench having sidewalls and a bottom, covering the sidewalls and the bottom of said at least one trench with a first insulating coating layer and making, inside said at least one trench, a conductive gate structure. An embodiment of the method provides the formation of the conductive gate structure comprising the steps of covering at least the sidewalls with a second conductive coating layer of a first conductive material; making a conductive central region of a second conductive material having a different resistivity than the first conductive material; and making a plurality of conductive bridges between said second conductive coating layer and said conductive central region.
    Type: Application
    Filed: March 1, 2012
    Publication date: August 30, 2012
    Applicant: STMICROELECTRONICS S.r.I.
    Inventors: Angelo MAGRI, Antonino Sebastiano ALESSANDRIA, Stefania FORTUNA, Leonardo FRAGAPANE
  • Publication number: 20120119382
    Abstract: A semiconductor device with vertical current flow includes a body having a substrate made of semiconductor material. At least one electrical contact on a first face of the body. A metallization structure is formed on a second face of the body, opposite to the first face. The metallization structure is provided with metal vias, which project from the second face within the substrate so as to form a high-conductivity path in parallel with portions of said substrate.
    Type: Application
    Filed: January 24, 2012
    Publication date: May 17, 2012
    Applicant: STMICROELECTRONICS S.R.L.
    Inventors: ANGELO MAGRI', ANTONIO DAMASO MARIA MARINO
  • Publication number: 20120119381
    Abstract: A semiconductor device with vertical current flow includes a body having a substrate made of semiconductor material. At least one electrical contact on a first face of the body. A metallization structure is formed on a second face of the body, opposite to the first face. The metallization structure is provided with metal vias, which project from the second face within the substrate so as to form a high-conductivity path in parallel with portions of said substrate.
    Type: Application
    Filed: January 24, 2012
    Publication date: May 17, 2012
    Applicant: STMICROELECTRONICS S.R.L.
    Inventors: Angelo MAGRI', Antonio Damaso Maria MARINO
  • Publication number: 20120056200
    Abstract: An embodiment of an integrated electronic device formed in a semiconductor body delimited by a lateral surface, which includes: a substrate made of a first semiconductor material; a first epitaxial region made of a second semiconductor material, which overlies the substrate and defines a first surface; a second epitaxial region made of a third semiconductor material, which overlies the first surface and is in contact with the first epitaxial region, the third semiconductor material having a bandgap narrower than the bandgap of the second semiconductor material; an active area, extending within the second epitaxial region and housing at least one elementary electronic component; and an edge structure, arranged between the active area and the lateral surface, and including a dielectric region arranged laterally with respect to the second epitaxial region, which overlies the first surface and is in contact with the first epitaxial region.
    Type: Application
    Filed: August 30, 2011
    Publication date: March 8, 2012
    Applicant: STMICROELECTRONICS S.R.L.
    Inventors: Ferruccio FRISINA, Angelo MAGRI', Mario Giuseppe SAGGIO
  • Publication number: 20120049940
    Abstract: An embodiment of a vertical-conduction integrated electronic device formed in a body of semiconductor material which includes: a substrate made of a first semiconductor material and with a first type of conductivity, the first semiconductor material having a first bandgap; an epitaxial region made of the first semiconductor material and with the first type of conductivity, which overlies the substrate and defines a first surface; and a first epitaxial layer made of a second semiconductor material, which overlies the first surface and is in direct contact with the epitaxial region, the second semiconductor material having a second bandgap narrower than the first bandgap. The body moreover includes a deep region of a second type of conductivity, extending underneath the first surface and within the epitaxial region.
    Type: Application
    Filed: August 30, 2011
    Publication date: March 1, 2012
    Applicant: STMICROELECTRONICS S.R.L.
    Inventors: Ferruccio FRISINA, Mario Giuseppe SAGGIO, Angelo MAGRI'
  • Patent number: 8101991
    Abstract: A semiconductor device with vertical current flow includes a body having a substrate made of semiconductor material. At least one electrical contact on a first face of the body. A metallization structure is formed on a second face of the body, opposite to the first face. The metallization structure is provided with metal vias, which project from the second face within the substrate so as to form a high-conductivity path in parallel with portions of said substrate.
    Type: Grant
    Filed: May 7, 2007
    Date of Patent: January 24, 2012
    Assignee: STMicroelectronics S.R.L.
    Inventors: Angelo Magri′, Antonio Damaso Maria Marino
  • Patent number: 8030192
    Abstract: A process for manufacturing a MOS device and the MOS device manufactured thereby are disclosed. The process includes in a semiconductor layer forming a gate structure above the semiconductor layer; forming a first doped region within a first surface portion of the semiconductor layer; and irradiating the first doped region with electromagnetic radiation, to carry out annealing thereof. Prior to the irradiating step, a dielectric mirror is formed above a second surface portion of the semiconductor layer. The dielectric mirror, which may be of the Bragg-reflector type, reflects at least in part the electromagnetic radiation, and protects underlying regions from the electromagnetic radiation.
    Type: Grant
    Filed: November 22, 2006
    Date of Patent: October 4, 2011
    Assignees: STMicroelectronics S.R.L., Consiglio Nazionale Delle Ricerche
    Inventors: Dario Salinas, Guglielmo Fortunato, Angelo Magri′, Luigi Mariucci, Massimo Cuscuna′, Cateno Marco Camalleri
  • Patent number: 7968412
    Abstract: According to an embodiment of a method for manufacturing a MISFET device, in a semiconductor wafer, a semiconductor layer is formed, having a first type of conductivity and a first level of doping. A first body region and a second body region, having a second type of conductivity, opposite to the first type of conductivity, and an enriched region, extending between the first and second body regions are formed in the semiconductor layer. The enriched region has the first type of conductivity and a second level of doping, higher than the first level of doping. Moreover, a gate electrode is formed over the enriched region and over part of the first and second body regions, and a dielectric gate structure is formed between the gate electrode and the semiconductor layer, the dielectric gate structure having a larger thickness on the enriched region and a smaller thickness on the first and second body regions.
    Type: Grant
    Filed: March 11, 2010
    Date of Patent: June 28, 2011
    Assignee: STMicroelectronics, S.r.l.
    Inventors: Orazio Battiato, Domenico Repici, Fabrizio Marco Di Paola, Giuseppe Arena, Angelo Magri′