Patents by Inventor Anthony J. Casorso

Anthony J. Casorso has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7489203
    Abstract: An apparatus and method for providing timing recovery under conditions of low signal to noise ratios (SNRs) is disclosed herein. A preliminary phase error signal is generated by comparing an input signal with a preliminary estimation of an output signal corresponding to the input signal. A correction signal is generated as a function of the output signal, input signal, and preliminary phase error signal. The preliminary phase error signal and the correction signal are combined to generate a final phase error signal.
    Type: Grant
    Filed: August 24, 2006
    Date of Patent: February 10, 2009
    Assignee: Quantum Corporation
    Inventor: Anthony J. Casorso
  • Publication number: 20080069283
    Abstract: An apparatus and method for providing timing recovery under conditions of low signal to noise ratios (SNRs) is disclosed herein. A preliminary phase error signal is generated by comparing an input signal with a preliminary estimation of an output signal corresponding to the input signal. A correction signal is generated as a function of the output signal, input signal, and preliminary phase error signal. The preliminary phase error signal and the correction signal are combined to generate a final phase error signal.
    Type: Application
    Filed: August 24, 2006
    Publication date: March 20, 2008
    Applicant: Quantum Corporation
    Inventor: Anthony J. Casorso
  • Patent number: 6862608
    Abstract: A system and method for a distributed shared memory. The system includes multiple processors, each processor transmitting write commands issued therefrom concerning a shared memory to each of the processors, such that each processor receives each shared memory write command transmitted. The system also includes multiple local memories, each local memory associated with one of the processors and having a copy of the shared memory, wherein each processor completes each received shared memory write command at its associated local memory such that the copies of the shared memory remain consistent at all times. The method includes transmitting write commands concerning the shared memory to each of the processors, such that each processor receives each shared memory write command transmitted, and completing each received shared memory write command at the associated local memory such that the copies of the shared memory remain consistent at all times.
    Type: Grant
    Filed: July 17, 2001
    Date of Patent: March 1, 2005
    Assignee: Storage Technology Corporation
    Inventors: Craig A. Buhlman, Anthony J. Casorso
  • Publication number: 20030018737
    Abstract: A system and method for a distributed shared memory. The system includes multiple processors, each processor transmitting write commands issued therefrom concerning a shared memory to each of the processors, such that each processor receives each shared memory write command transmitted. The system also includes multiple local memories, each local memory associated with one of the processors and having a copy of the shared memory, wherein each processor completes each received shared memory write command at its associated local memory such that the copies of the shared memory remain consistent at all times. The method includes transmitting write commands concerning the shared memory to each of the processors, such that each processor receives each shared memory write command transmitted, and completing each received shared memory write command at the associated local memory such that the copies of the shared memory remain consistent at all times.
    Type: Application
    Filed: July 17, 2001
    Publication date: January 23, 2003
    Applicant: Storage Technology Corporation
    Inventors: Craig A. Buhlman, Anthony J. Casorso
  • Patent number: 5404361
    Abstract: The dynamically mapped data storage subsystem generates a two error correction, three error detection code of extent sufficient to cover not only the data but also the corresponding memory address for each data record stored therein. The error correction code is transmitted and stored with the data within the data storage subsystem to ensure the integrity of both the data and its memory address.
    Type: Grant
    Filed: July 27, 1992
    Date of Patent: April 4, 1995
    Assignee: Storage Technology Corporation
    Inventors: Anthony J. Casorso, David P. Haldeman