Patents by Inventor Anton Steltenpohl

Anton Steltenpohl has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20160118353
    Abstract: A device is disclosed that includes a wafer/chip, a first layer, a first device, an isolation mold and a second device. The first layer is formed over the chip and has non-isolating characteristics. The first device is formed over the first layer. In one example, it is formed only over the first layer. The isolation mold is formed over the chip. The isolation mold has isolating characteristics. The second device is formed substantially over the isolation mold.
    Type: Application
    Filed: October 22, 2014
    Publication date: April 28, 2016
    Inventors: Carsten Ahrens, Anton Steltenpohl, Edward Fuergut, Anneliese Mueller
  • Publication number: 20150340277
    Abstract: A method for manufacturing a semiconductor device in accordance with various embodiments may include: forming an opening in a first region of a semiconductor substrate, the opening having at least one sidewall and a bottom; implanting dopant atoms into the at least one sidewall and the bottom of the opening; configuring at least a portion of a second region of the semiconductor substrate laterally adjacent to the first region as at least one of an amorphous or polycrystalline region; and forming an interconnect over at least one of the first and second regions of the semiconductor substrate.
    Type: Application
    Filed: May 21, 2014
    Publication date: November 26, 2015
    Applicant: Infineon Technologies AG
    Inventors: Christian Kuehn, Martin Bartels, Henning Feick, Dirk Offenberg, Anton Steltenpohl, Hans Taddiken, Ines Uhlig
  • Publication number: 20150222317
    Abstract: According to various embodiments, a switching device may include: an antenna terminal; a switch including a first switch terminal and a second switch terminal, the first switch terminal coupled to the antenna terminal, the switch including at least one transistor at least one of over or in a silicon region including an oxygen impurity concentration of smaller than about 3×1017 atoms per cm3; and a transceiver terminal coupled to the second switch terminal, wherein the transceiver terminal is at least one of configured to provide a signal received via the antenna terminal or configured to receive a signal to be transmitted via the antenna terminal.
    Type: Application
    Filed: February 5, 2014
    Publication date: August 6, 2015
    Applicant: Infineon Technologies AG
    Inventors: Christian Kuehn, Martin Bartels, Henning Feick, Dirk Offenberg, Anton Steltenpohl, Hans Taddiken, Ines Uhlig
  • Patent number: 8963285
    Abstract: A semiconductor device includes a semiconductor substrate having a first main surface in which a recess is formed. Further, the semiconductor device includes an electrical interconnect structure which is arranged at a bottom of the recess. A semiconductor chip is located in the recess. The semiconductor chip includes a plurality of chip electrodes facing the electrical interconnect structure. Further, a plurality of electrically conducting elements is arranged in the electrical interconnect structure and electrically connected to the plurality of chip electrodes.
    Type: Grant
    Filed: March 8, 2013
    Date of Patent: February 24, 2015
    Assignee: Infineon Technologies AG
    Inventors: Winfried Bakalski, Anton Steltenpohl
  • Publication number: 20140252540
    Abstract: A semiconductor device includes a semiconductor substrate having a first main surface in which a recess is formed. Further, the semiconductor device includes an electrical interconnect structure which is arranged at a bottom of the recess. A semiconductor chip is located in the recess. The semiconductor chip includes a plurality of chip electrodes facing the electrical interconnect structure. Further, a plurality of electrically conducting elements is arranged in the electrical interconnect structure and electrically connected to the plurality of chip electrodes.
    Type: Application
    Filed: March 8, 2013
    Publication date: September 11, 2014
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Winfried Bakalski, Anton Steltenpohl
  • Patent number: 8546233
    Abstract: A method produces integrated circuit arrangement that includes an undulating capacitor in a conductive structure layer. The surface area of the capacitor is enlarged in comparison with an even capacitor. The capacitor is interlinked with dielectric regions at its top side and/or its underside, so that it can be produced by methods which may not have to be altered in comparison with conventional CMP methods.
    Type: Grant
    Filed: November 9, 2009
    Date of Patent: October 1, 2013
    Assignee: Infineon Technologies AG
    Inventor: Anton Steltenpohl
  • Publication number: 20100055862
    Abstract: A method produces integrated circuit arrangement that includes an undulating capacitor in a conductive structure layer. The surface area of the capacitor is enlarged in comparison with an even capacitor. The capacitor is interlinked with dielectric regions at its top side and/or its underside, so that it can be produced by methods which may not have to be altered in comparison with conventional CMP methods.
    Type: Application
    Filed: November 9, 2009
    Publication date: March 4, 2010
    Inventor: Anton Steltenpohl
  • Patent number: 7635887
    Abstract: An integrated circuit arrangement includes an undulating capacitor in a conductive structure layer. The surface area of the capacitor is enlarged in comparison with an even capacitor. The capacitor is interlinked with dielectric regions at its top side and/or its underside, so that it can be produced by methods which may not have to be altered in comparison with conventional CMP methods.
    Type: Grant
    Filed: August 11, 2006
    Date of Patent: December 22, 2009
    Assignee: Infineon Technologies AG
    Inventor: Anton Steltenpohl
  • Publication number: 20070117340
    Abstract: An integrated circuit arrangement includes an undulating capacitor in a conductive structure layer. The surface area of the capacitor is enlarged in comparison with an even capacitor. The capacitor is interlinked with dielectric regions at its top side and/or its underside, so that it can be produced by methods which may not have to be altered in comparison with conventional CMP methods.
    Type: Application
    Filed: August 11, 2006
    Publication date: May 24, 2007
    Inventor: Anton Steltenpohl