Patents by Inventor Antonio Anastasio

Antonio Anastasio has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250103552
    Abstract: Disclosed herein a method for transforming a single processor system into an effective multicore system with few modifications to the existing processor. The transformation is achieved by wrapping the processor with a CPU Manager module, which intercepts all CPU transactions, remaps addresses, manages interrupt lines, and controls the CPU clock using clock gating. The transformation to n effective multicore system brings about reduced area and power impacts compared to a full duplication of the whole system, while still reusing the existing program in a multicore environment.
    Type: Application
    Filed: September 21, 2023
    Publication date: March 27, 2025
    Applicant: STMicroelectronics International N.V.
    Inventor: Antonio ANASTASIO
  • Patent number: 8892387
    Abstract: A driving circuit of a test access port is disclosed. The driving circuit includes an input terminal for receiving a first test data signal when the driving circuit is operating in an external test mode. The driving circuit is configured to receive a second test data signal (BS) carrying a test command to be executed on the test access port when the driving circuit is operating in an internal test mode. The driving circuit comprises a control logic circuit configured for processing the test command and generating therefrom an internal test data signal carrying the processed test command when the driving circuit is operating in the internal test mode. The driving circuit includes a selector configured for generating a selected test data signal, the selected test data signal being selected from the first test data signal when the driving circuit is operating in the external test mode.
    Type: Grant
    Filed: September 22, 2011
    Date of Patent: November 18, 2014
    Assignee: STMicroelectronics S.R.L.
    Inventors: Enrico Bruzzano, Antonio Anastasio
  • Patent number: 8478478
    Abstract: A processor system having a processor core, a plurality of modules connected to the processor core and configured to generate respective fault signals, and a fault managing unit connected to the processor core and to the plurality of modules. The fault managing unit is adapted to collect a first fault signal generated by a first module of the plurality of modules which is in a fault condition, analyze said collected first fault signal, and generate a first reaction signal to be selectively transmitted to said processor core and said first module.
    Type: Grant
    Filed: July 31, 2009
    Date of Patent: July 2, 2013
    Assignees: STMicroelectronics S.r.l., Parades S.c.a.r.l.
    Inventors: Umberto Macri, Alberto Ferrari, Massimo Baleani, Antonio Anastasio
  • Publication number: 20120150477
    Abstract: A driving circuit of a test access port is disclosed. The driving circuit includes an input terminal for receiving a first test data signal when the driving circuit is operating in an external test mode. The driving circuit is configured to receive a second test data signal (BS) carrying a test command to be executed on the test access port when the driving circuit is operating in an internal test mode. The driving circuit comprises a control logic circuit configured for processing the test command and generating therefrom an internal test data signal carrying the processed test command when the driving circuit is operating in the internal test mode. The driving circuit includes a selector configured for generating a selected test data signal, the selected test data signal being selected from the first test data signal when the driving circuit is operating in the external test mode.
    Type: Application
    Filed: September 22, 2011
    Publication date: June 14, 2012
    Applicant: STMicroelectronics S.r.l.
    Inventors: Enrico BRUZZANO, Antonio Anastasio
  • Patent number: 8185773
    Abstract: A processor system having a processor core configured to control an external apparatus in accordance with a control algorithm; a signal acquisition managing device configured to receive state signals provided by the apparatus, perform corresponding actions, and generate corresponding synchronized command signals; and a peripheral module structured to receive the synchronized command signals and generate output signals to be processed by the processor core in accordance with the control algorithm.
    Type: Grant
    Filed: December 31, 2008
    Date of Patent: May 22, 2012
    Assignees: STMicroelectronics S.r.l., Freescale Semiconductor, Inc.
    Inventors: Giuseppe D'Angelo, Antonio Anastasio, Leos Chalupa
  • Publication number: 20110029191
    Abstract: A processor system having a processor core, a plurality of modules connected to the processor core and configured to generate respective fault signals, and a fault managing unit connected to the processor core and to the plurality of modules. The fault managing unit is adapted to collect a first fault signal generated by a first module of the plurality of modules which is in a fault condition, analyze said collected first fault signal, and generate a first reaction signal to be selectively transmitted to said processor core and said first module.
    Type: Application
    Filed: July 31, 2009
    Publication date: February 3, 2011
    Applicants: STMICROELECTRONICS S.R.L., PARADES S.C.A.R.L.
    Inventors: Umberto Macri, Alberto Ferrari, Massimo Baleani, Antonio Anastasio
  • Publication number: 20100169696
    Abstract: A processor system having a processor core configured to control an external apparatus in accordance with a control algorithm; a signal acquisition managing device configured to receive state signals provided by the apparatus, perform corresponding actions, and generate corresponding synchronized command signals; and a peripheral module structured to receive the synchronized command signals and generate output signals to be processed by the processor core in accordance with the control algorithm.
    Type: Application
    Filed: December 31, 2008
    Publication date: July 1, 2010
    Applicants: STMICROELECTRONICS S.R.L., FREESCALE SEMICONDUCTEURS FRANCE SAS
    Inventors: Giuseppe D'Angelo, Antonio Anastasio, Leos Chalupa