Patents by Inventor Antonio Borrello

Antonio Borrello has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11750010
    Abstract: A method and apparatus for an active discharge of an X-capacitor are provided. A sensor signal, indicative of a voltage at the capacitor, is compared with a lower and upper threshold values. A first value of a smaller one of the lower and upper threshold values is increased to a first new value that is greater than a second value of a larger one of the lower and upper threshold values in response to a first control signal indicating the sensor signal is greater than the upper and lower threshold values. A third value of the greater one of the lower and upper threshold values is decreased to a second new value that is less than the value of the larger one of the lower and upper threshold values in response to a second control signal indicating the sensor signal is less than the upper and lower threshold values.
    Type: Grant
    Filed: November 24, 2020
    Date of Patent: September 5, 2023
    Assignee: STMICROELECTRONICS S.R.L.
    Inventors: Massimiliano Gobbi, Ignazio Salvatore Bellomo, Domenico Tripodi, Antonio Borrello, Alberto Bianco
  • Publication number: 20230170742
    Abstract: The present disclosure relates to a device comprising an inductive element and a first capacitive element series connected between a first node and a second node, a first MOS transistor connected between the first node and a third node configured to receive a reference potential, the second node being coupled directly or via a second MOS transistor to the third node, a second capacitive element connected between a fourth node and an interconnection node between the first capacitive element and the inductive element, a current generator configured to provide an AC current to the fourth node, and a switch connected between the fourth node and the third node.
    Type: Application
    Filed: January 13, 2023
    Publication date: June 1, 2023
    Inventors: Lionel Cimaz, Antonio Borrello, Simone Ludwig Dalla Stella
  • Patent number: 11588353
    Abstract: The present disclosure relates to a device comprising an inductive element and a first capacitive element series connected between a first node and a second node, a first MOS transistor connected between the first node and a third node configured to receive a reference potential, the second node being coupled directly or via a second MOS transistor to the third node, a second capacitive element connected between a fourth node and an interconnection node between the first capacitive element and the inductive element, a current generator configured to provide an AC current to the fourth node, and a switch connected between the fourth node and the third node.
    Type: Grant
    Filed: August 30, 2021
    Date of Patent: February 21, 2023
    Assignees: STMicroelectronics (Grand Ouest) SAS, STMicroelectronics S.r.l.
    Inventors: Lionel Cimaz, Antonio Borrello, Simone Ludwig Dalla Stella
  • Publication number: 20220069627
    Abstract: The present disclosure relates to a device comprising an inductive element and a first capacitive element series connected between a first node and a second node, a first MOS transistor connected between the first node and a third node configured to receive a reference potential, the second node being coupled directly or via a second MOS transistor to the third node, a second capacitive element connected between a fourth node and an interconnection node between the first capacitive element and the inductive element, a current generator configured to provide an AC current to the fourth node, and a switch connected between the fourth node and the third node.
    Type: Application
    Filed: August 30, 2021
    Publication date: March 3, 2022
    Inventors: Lionel Cimaz, Antonio Borrello, Simone Ludwig Dalla Stella
  • Publication number: 20210080491
    Abstract: An active discharge circuit discharges an X capacitor and includes a sensor circuit that generates a sensor signal indicative of an AC voltage at the X capacitor. A processing unit generates a reset signal as a function of a comparison signal. A comparator circuit generates the comparison signal by comparing the sensor signal with a threshold. A timer circuit sets a discharge enable signal to a first logic level when the timer circuit is reset via a reset signal. The timer circuit determines the time elapsed since the last reset and tests whether the time elapsed exceeds a given timeout value. If the time elapsed exceeds the given timeout value, the timer circuit sets the discharge enable signal to a second logic level. A dynamic threshold generator circuit varies the threshold of the comparator circuit as a function of the sensor signal.
    Type: Application
    Filed: November 24, 2020
    Publication date: March 18, 2021
    Applicant: STMICROELECTRONICS S.R.L.
    Inventors: Massimiliano Gobbi, Ignazio Salvatore Bellomo, Domenico Tripodi, Antonio Borrello, Alberto Bianco
  • Patent number: 10890606
    Abstract: An active discharge circuit discharges an X capacitor and includes a sensor circuit that generates a sensor signal indicative of an AC voltage at the X capacitor. A processing unit generates a reset signal as a function of a comparison signal. A comparator circuit generates the comparison signal by comparing the sensor signal with a threshold. A timer circuit sets a discharge enable signal to a first logic level when the timer circuit is reset via a reset signal. The timer circuit determines the time elapsed since the last reset and tests whether the time elapsed exceeds a given timeout value. If the time elapsed exceeds the given timeout value, the timer circuit sets the discharge enable signal to a second logic level. A dynamic threshold generator circuit varies the threshold of the comparator circuit as a function of the sensor signal.
    Type: Grant
    Filed: June 17, 2019
    Date of Patent: January 12, 2021
    Assignee: STMICROELECTRONICS S.r.l.
    Inventors: Massimiliano Gobbi, Ignazio Salvatore Bellomo, Domenico Tripodi, Antonio Borrello, Alberto Bianco
  • Publication number: 20190369146
    Abstract: An active discharge circuit discharges an X capacitor and includes a sensor circuit that generates a sensor signal indicative of an AC voltage at the X capacitor. A processing unit generates a reset signal as a function of a comparison signal. A comparator circuit generates the comparison signal by comparing the sensor signal with a threshold. A timer circuit sets a discharge enable signal to a first logic level when the timer circuit is reset via a reset signal. The timer circuit determines the time elapsed since the last reset and tests whether the time elapsed exceeds a given timeout value. If the time elapsed exceeds the given timeout value, the timer circuit sets the discharge enable signal to a second logic level. A dynamic threshold generator circuit varies the threshold of the comparator circuit as a function of the sensor signal.
    Type: Application
    Filed: June 17, 2019
    Publication date: December 5, 2019
    Inventors: Massimiliano Gobbi, Ignazio Salvatore Bellomo, Domenico Tripodi, Antonio Borrello, Alberto Bianco
  • Patent number: 10345348
    Abstract: An active discharge circuit discharges an X capacitor and includes a sensor circuit that generates a sensor signal indicative of an AC voltage at the X capacitor. A processing unit generates a reset signal as a function of a comparison signal. A comparator circuit generates the comparison signal by comparing the sensor signal with a threshold. A timer circuit sets a discharge enable signal to a first logic level when the timer circuit is reset via a reset signal. The timer circuit determines the time elapsed since the last reset and tests whether the time elapsed exceeds a given timeout value. If the time elapsed exceeds the given timeout value, the timer circuit sets the discharge enable signal to a second logic level. A dynamic threshold generator circuit varies the threshold of the comparator circuit as a function of the sensor signal.
    Type: Grant
    Filed: August 27, 2015
    Date of Patent: July 9, 2019
    Assignee: STMicroelectronics S.r.l.
    Inventors: Massimiliano Gobbi, Ignazio Salvatore Bellomo, Domenico Tripodi, Antonio Borrello, Alberto Bianco
  • Publication number: 20160124029
    Abstract: An active discharge circuit discharges an X. The detection circuit includes a sensor circuit that generates a sensor signal indicative of an AC oscillation voltage at the X capacitor. The detection circuit also includes a processing unit that generates the reset signal as a function of a comparison signal. A comparator circuit generates the comparison signal by comparing the sensor signal with a threshold. A timer circuit sets a discharge enable signal to a first logic level when the timer circuit is reset via a reset signal. The timer circuit determines the time elapsed since the last reset and tests whether the time elapsed exceeds a given timeout value. If the time elapsed exceeds the given timeout value, the timer circuit sets the discharge enable signal to a second logic level. A dynamic threshold generator circuit varies the threshold of the comparator circuit as a function of the sensor signal.
    Type: Application
    Filed: August 27, 2015
    Publication date: May 5, 2016
    Inventors: Massimiliano Gobbi, Ignazio Salvatore Bellomo, Domenico Tripodi, Antonio Borrello, Alberto Bianco
  • Patent number: 7884588
    Abstract: Control device for a switching converter structure comprising at least a first and a second interleaved converter, wherein the control device is configured to designate one converter as master and at least the other converter as slave, to set a time delay of the operating cycle of the slave converter and to synchronize the master and the at the least one slave converter.
    Type: Grant
    Filed: April 10, 2008
    Date of Patent: February 8, 2011
    Assignees: STMicroelectronics S.r.l., Delta Electronics, Inc.
    Inventors: Claudio Adragna, Aldo Novelli, Antonio Borrello, Laszlo Huber, Brian T. Irving, Milan M. Jovanovic
  • Publication number: 20090257257
    Abstract: Control device for a switching converter structure comprising at least a first and a second interleaved converter, wherein the control device is configured to designate one converter as master and at least the other converter as slave, to set a time delay of the operating cycle of the slave converter and to synchronize the master and the at the least one slave converter.
    Type: Application
    Filed: April 10, 2008
    Publication date: October 15, 2009
    Applicants: STMicroelectronics S.r.I., Delta Electronics, Inc.
    Inventors: Claudio Adragna, Aldo Novelli, Antonio Borrello, Laszlo Huber, Brian T. Irving, Milan M. Jovanovic
  • Patent number: 7084790
    Abstract: A device for effectuating a digital estimate of a periodic electric signal is described. The device comprising a linear DAC having an output signal, a comparator that compares the output signal of the linear DAC with the periodic electric signal, and logic circuitry having in input the output signal of the comparator and a pulse clock signal. The logic circuitry provides a first digital signal in input to the linear DAC and a second digital signal representative of the estimate of the periodic electric signal.
    Type: Grant
    Filed: December 7, 2004
    Date of Patent: August 1, 2006
    Assignee: STMicroelectronics S.r.l.
    Inventors: Antonio Borrello, Stefano Saggini, Aldo Novelli, Ignazio Bellomo
  • Patent number: 7062159
    Abstract: A device for correcting a digital estimate of an electric signal is described. The device includes a comparator that generates a current proportional to the difference between an analog estimate signal, which derives from the digital estimate, and the electric signal. The device also includes a capacitor positioned to be charged by the current, a transistor that discharges the capacitor, and a comparator that compares the voltage at the terminal of the capacitor with a reference voltage. The device also includes a controller that drives the transistor in response to the output signal of the comparator and a logic device that generates a correction digital signal to be added to or subtracted from the digital estimate of the electric signal in correspondence of an ascending or descending waveform of the electric signal.
    Type: Grant
    Filed: December 7, 2004
    Date of Patent: June 13, 2006
    Assignee: STMicroelectronics S.r.l.
    Inventors: Antonio Borrello, Stefano Saggini, Aldo Novelli, Ignazio Bellomo
  • Publication number: 20060120699
    Abstract: A device for correcting a digital estimate of an electric signal is described. The device includes a comparator that generates a current proportional to the difference between an analog estimate signal, which derives from the digital estimate, and the electric signal. The device also includes a capacitor positioned to be charged by the current, a transistor that discharges the capacitor, and a comparator that compares the voltage at the terminal of the capacitor with a reference voltage. The device also includes a controller that drives the transistor in response to the output signal of the comparator and a logic device that generates a correction digital signal to be added to or subtracted from the digital estimate of the electric signal in correspondence of an ascending or descending waveform of the electric signal.
    Type: Application
    Filed: December 7, 2004
    Publication date: June 8, 2006
    Applicant: STMicroelectronics S.r.l.
    Inventors: Antonio Borrello, Stefano Saggini, Aldo Novelli, Ignazio Bellomo
  • Publication number: 20060119495
    Abstract: A device for effectuating a digital estimate of a periodic electric signal is described. The device comprising a linear DAC having an output signal, a comparator that compares the output signal of the linear DAC with the periodic electric signal, and logic circuitry having in input the output signal of the comparator and a pulse clock signal. The logic circuitry provides a first digital signal in input to the linear DAC and a second digital signal representative of the estimate of the periodic electric signal.
    Type: Application
    Filed: December 7, 2004
    Publication date: June 8, 2006
    Applicant: STMicroelectronics S.r.l.
    Inventors: Antonio Borrello, Stefano Saggini, Aldo Novelli, Ignazio Bellomo