Patents by Inventor Ariel Avital

Ariel Avital has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12050483
    Abstract: Techniques and mechanisms for determining an amount of skew between two clock signals. In an embodiment, detector circuitry receives a first signal and a signal which indicate (respectively) a NAND combination of clock signals, and a NOR combination of the clock signals. The detector circuitry evaluates a first length of time that the first signal indicates a respective first logic state, and a second length of time that the second signal indicates a respective second logic state. The skew is calculated based on a difference between the first length of time and the second length of time. In another embodiment, one of the first signal or the second signal is generated with a combinatorial logic gate, a transistor of which is relatively large, as compared to another transistor which is to operate based on one of the first signal, the second signal, or the clock signals.
    Type: Grant
    Filed: September 15, 2020
    Date of Patent: July 30, 2024
    Assignee: Intel Corporation
    Inventors: Yossi Ben Simon, Ariel Avital, Arkady Vaisman, Ernest Knoll
  • Publication number: 20220083093
    Abstract: Techniques and mechanisms for determining an amount of skew between two clock signals. In an embodiment, detector circuitry receives a first signal and a signal which indicate (respectively) a NAND combination of clock signals, and a NOR combination of the clock signals. The detector circuitry evaluates a first length of time that the first signal indicates a respective first logic state, and a second length of time that the second signal indicates a respective second logic state. The skew is calculated based on a difference between the first length of time and the second length of time. In another embodiment, one of the first signal or the second signal is generated with a combinatorial logic gate, a transistor of which is relatively large, as compared to another transistor which is to operate based on one of the first signal, the second signal, or the clock signals.
    Type: Application
    Filed: September 15, 2020
    Publication date: March 17, 2022
    Applicant: Intel Corporation
    Inventors: Yossi Ben Simon, Ariel Avital, Arkady Vaisman, Ernest Knoll