Patents by Inventor Arjun Pal Chowdhury

Arjun Pal Chowdhury has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11645155
    Abstract: A data processing system includes a system interconnect, a first master, and a bridge circuit. The bridge circuit is coupled between the first master and the system interconnect. The bridge circuit is configured to, in response to occurrence of an error in the first master, isolate the first master from the system interconnect, wherein the isolating by the bridge circuit is performed while the first master has one or more outstanding issued write commands to the system interconnect which have not been completed. The bridge circuit is further configured to, after isolating the first master from the system interconnect, complete the one or more outstanding issued write commands while the first master remains isolated from the system interconnect.
    Type: Grant
    Filed: February 22, 2021
    Date of Patent: May 9, 2023
    Assignee: NXP B.V.
    Inventors: Arjun Pal Chowdhury, Nancy Hing-Che Amedeo, Jehoda Refaeli
  • Publication number: 20220269563
    Abstract: A data processing system includes a system interconnect, a first master, and a bridge circuit. The bridge circuit is coupled between the first master and the system interconnect. The bridge circuit is configured to, in response to occurrence of an error in the first master, isolate the first master from the system interconnect, wherein the isolating by the bridge circuit is performed while the first master has one or more outstanding issued write commands to the system interconnect which have not been completed. The bridge circuit is further configured to, after isolating the first master from the system interconnect, complete the one or more outstanding issued write commands while the first master remains isolated from the system interconnect.
    Type: Application
    Filed: February 22, 2021
    Publication date: August 25, 2022
    Inventors: Arjun Pal Chowdhury, Nancy Hing-Che Amedeo, Jehoda Refaeli
  • Patent number: 9218030
    Abstract: A programming interface and method of operating a programming interface use a system clock input, an asynchronous reset input, and an interface control input. The method selectively controls multiplexed coupling of a source register to a destination register and the destination register to a buffer register. The multiplexed coupling of the destination register to the buffer register reduces the possibility of the buffer register being corrupted when an asynchronous reset signal is applied to the programming interface. Problems associated with meta-stable asynchronous crossing paths in asynchronous reset programming systems are therefore alleviated.
    Type: Grant
    Filed: August 11, 2014
    Date of Patent: December 22, 2015
    Assignee: FREESCALE SEMICONDUCTOR, INC.
    Inventors: Arjun Pal Chowdhury, Neha Agarwal, Chandan Gupta, Ankush Sethi
  • Publication number: 20140351570
    Abstract: A programming interface and method of operating a programming interface use a system clock input, an asynchronous reset input, and an interface control input. The method selectively controls multiplexed coupling of a source register to a destination register and the destination register to a buffer register. The multiplexed coupling of the destination register to the buffer register reduces the possibility of the buffer register being corrupted when an asynchronous reset signal is applied to the programming interface. Problems associated with meta-stable asynchronous crossing paths in asynchronous reset programming systems are therefore alleviated.
    Type: Application
    Filed: August 11, 2014
    Publication date: November 27, 2014
    Applicant: Freescale Semiconductor, Inc.
    Inventors: Arjun Pal Chowdhury, Neha Agarwal, Chandan Gupta, Ankush Sethi
  • Publication number: 20130227257
    Abstract: A data processor includes a reset controller for controlling reset of the processing system and a volatile memory controller for controlling writing data to a volatile memory module, typically a RAM module. The reset controller responds to an asynchronous reset signal to inhibit write operations of the volatile memory controller to the volatile memory module and to delay reset of the processing system until the write operations have been inhibited.
    Type: Application
    Filed: February 23, 2012
    Publication date: August 29, 2013
    Applicant: FREESCALE SEMICONDUCTOR, INC
    Inventors: Nitin Singh, Arjun Pal Chowdhury