Patents by Inventor Arteris SAS

Arteris SAS has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140136916
    Abstract: A system and method are disclosed for error corrected data transmission using an error detection and retry scheme. Data frames are sent from a transmitting chip to a receiving chip either formatted as PHITs or combined, compressed, and formatted as ePHITs. The ePHIT formatting includes hashing one or more CRC with a sequence number that is generated in the receiver. Upon error detection, a retry operation may retransmit the data in a different format than the original transmission.
    Type: Application
    Filed: December 7, 2012
    Publication date: May 15, 2014
    Applicant: ARTERIS SAS
    Inventor: ARTERIS SAS
  • Publication number: 20130174113
    Abstract: The disclosed invention gives an estimation of the placement location of the units comprising a NoC within the floorplan of a chip. From that, and with knowledge of the number of wires of links within the NoC topology, an estimation of the wire density at each point is calculated. Furthermore, an estimate is made of the locations of the critical timing paths within the chip. The timing path calculation is also used to generate IO constraints for the synthesis of modules comprising different parts of the NoC. Further still, a scenario of traffic through the NoC is combined with the wire map and information about the width of links within the topology to generate an estimation of power consumption.
    Type: Application
    Filed: December 20, 2012
    Publication date: July 4, 2013
    Applicant: ARTERIS SAS
    Inventor: ARTERIS SAS
  • Publication number: 20130111148
    Abstract: A system and method are disclosed for communicating coherency information between initiator and target agents on semiconductor chips. Sufficient information communication to support full coherency is performed through a socket interface using only three channels. Transaction requests are issued on one channel with responses given on a second. Intervention requests are issued on the same channel as transaction responses. Intervention responses are given on a third channel. Such an approach drastically reduces the complexity of cache coherent socket interfaces compared to conventional approaches. The net effect is faster logic, smaller silicon area, improved architecture performance, and a reduced probability of bugs by the designers of coherent initiators and targets.
    Type: Application
    Filed: October 24, 2012
    Publication date: May 2, 2013
    Applicant: Arteris SAS
    Inventor: Arteris SAS
  • Publication number: 20130111149
    Abstract: An improved cache coherency controller, method of operation, and system of such is provided. Traffic from coherent agents to shared targets can flow on different channels through the coherency controller. This improves quality of service for performance sensitive agents. Furthermore, data transfer is performed on a separate network from coherency control. This minimizes the distance of data movement, reducing congestion for the physical routing of wires on the chip and reduces the power consumption for data transfers.
    Type: Application
    Filed: October 24, 2012
    Publication date: May 2, 2013
    Applicant: Arteris SAS
    Inventor: Arteris SAS