Patents by Inventor Arthur L. Morse

Arthur L. Morse has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5652586
    Abstract: A Sigma Rho A/D converter (10) includes a transconductance element (R) having an input node for receiving an input voltage signal V.sub.in and an output node providing an analog current I.sub.in ; a charge integrator (12) having an input coupled to the output node, the charge integrator having feedback provided by an integrating capacitor C and an output node providing an output signal V.sub.o ; and a clocked voltage comparator (14) having an input coupled to V.sub.o for comparing V.sub.o to a reference potential. An output of the comparator updates in response to an occurrence of a first clock signal CLK1. A current sink (16) is switchably coupled to the output node of the transconductance element as a function of the logic state of the output of the comparator.
    Type: Grant
    Filed: March 17, 1995
    Date of Patent: July 29, 1997
    Assignee: Hughes Aircraft Company
    Inventors: Thomas Y. Chuh, Arthur L. Morse
  • Patent number: 4978872
    Abstract: An amplifier circuit 12 for an infrared detector 10 in a detector array formed on a large-scale integrated structure. The amplifier circuit is fabricated along with the detector on the structure and includes an amplifier stage capacitively coupled 14 to the detector 10 and an output stage. A switching FET 16 is provided to selectively couple the detector to an external biasing source and another switching FET 24 is provided to reset the amplifier stage after an integration period. In one embodiment the output stage 28 includes a storage capacitor 30 selectively coupled to the amplifier stage by a switching FET 32. In another embodiment the output encoding stage 28 includes a two-gate FET 32 to control the voltage on a storage capacitor 30. The two-gate FET controls a voltage source which periodically pulses and drains the capacitor. One FET gate is connected to the amplifier stage output and the other is connected to a clocking signal.
    Type: Grant
    Filed: November 20, 1989
    Date of Patent: December 18, 1990
    Assignee: Hughes Aircraft Company
    Inventors: Arthur L. Morse, Steve D. Gaalema, Ingrid M. Keimel, Mary J. Hewitt
  • Patent number: 4843395
    Abstract: An analog-to-digital converter system for converting an input analog signal having a wide dynamic range to a digital output has a non-linear function generator for compressing the wide dynamic range input signal to a reduced dynamic range signal, an analog-to-digital converter of limited dynamic range for converting the reduced dynamic range signal to a digitally formatted signal, and a conversion memory for providing a digital value corresponding to the value of the wide range analog input. The digitally formatted signal addresses a word within the conversion memory, the word so addressed containing a digital value corresponding to the magnitude of the analog input signal. Each word of the conversion memory has a sufficient number of bits for expressing the desired dynamic range of the input signal.
    Type: Grant
    Filed: September 11, 1987
    Date of Patent: June 27, 1989
    Assignee: Hughes Aircraft Company
    Inventor: Arthur L. Morse
  • Patent number: 4786831
    Abstract: An amplifier circuit 12 for an infrared detector 10 in a detector array formed on a large-scale integrated structure. The amplifier circuit is fabricated along with the detector on the structure and includes an amplifier stage capacitively coupled 14 to the detector 10 and an output stage. A switching FET 16 is provided to selectively couple the detector to an external biasing source and another switching FET 24 is provided to reset the amplifier stage after an integration period. In one embodiment the output stage 28 includes a storage capacitor 30 selectively coupled to the amplifier stage by a switching FET 32. In another embodiment the output encoding stage 28 includes a two-gate FET 32 to control the voltage on a storage capacitor 30. The two-gate FET controls a voltage source which periodically pulses and drains the capacitor. One FET gate is connected to the amplifier stage output and the other is connected to a clocking signal.
    Type: Grant
    Filed: December 17, 1984
    Date of Patent: November 22, 1988
    Assignee: Hughes Aircraft Company
    Inventors: Arthur L. Morse, Steve D. Gaalema, Ingrid M. Keimel, Mary J. Hewitt
  • Patent number: 4743762
    Abstract: A new technique, and output encoding circuits using that technique, are disclosed for interfacing between a semiconductor IR detector 23 and associated output electronics 24, 25, 26, which technique and circuits transfer a charge packet onto a sense capacitor 22 that previously stored a reset level signal. The resulting stepped signal change, or delta, in the voltage present on that capacitor 22 is employed as the output signal.
    Type: Grant
    Filed: August 12, 1986
    Date of Patent: May 10, 1988
    Assignee: Hughes Aircraft Company
    Inventors: Steve D. Gaalema, Mary J. Hewitt, Arthur L. Morse
  • Patent number: 4733077
    Abstract: A new technique, and output encoding circuits using that technique, are disclosed for interfacing between a semiconductor IR detector 23 and associated output electronics 24, 25, 26 which technique and circuits transfer a charge packet onto a sense capacitor 22 that previously stored a reset level signal. The resulting stepped signal change, or delta, in the voltage present on that capacitor 22 is employed as the output signal.
    Type: Grant
    Filed: December 20, 1984
    Date of Patent: March 22, 1988
    Assignee: Hughes Aircraft Company
    Inventors: Steve D. Gaalema, Mary J. Hewitt, Arthur L. Morse
  • Patent number: 4684800
    Abstract: A method and circuit for reading out the detector signal current from an infrared focal plane array by converting the detector current into a precisely proportional charge packet which is injected into the channel of a charge-coupled device (CCD). In a preferred embodiment the circuit comprises a capacitive feedback transimpedance amplifier 30 (or similar infrared detector signal encoding circuit) coupled to a precision CCD charge-injection circuit 10 formed on a semiconducting substrate 12. A surface potential well 50 underneath a reservoir gate electrode 80 is filled with charge that is initially kept in place by a channel stop 14 and a potential barrier 62. When the detector signal is applied to signal gate electrode 60, the potential barrier 62 is lowered and a precisely proportional amount of charge fills a store potential well 48 underneath a store gate electorde 85.
    Type: Grant
    Filed: March 14, 1986
    Date of Patent: August 4, 1987
    Assignee: Hughes Aircraft Company
    Inventors: Arthur L. Morse, Niels A. Thompson
  • Patent number: 4523326
    Abstract: Noise reduction and dynamic range expansion in a CCD imager is achieved by combining a narrow FAT zero metering gate with a reference column subtraction and CCD charge bailing.
    Type: Grant
    Filed: January 17, 1983
    Date of Patent: June 11, 1985
    Assignee: Hughes Aircraft Company
    Inventors: Mary J. Hewitt, Arthur L. Morse