Patents by Inventor Ashwini Chandrashekar

Ashwini Chandrashekar has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10510675
    Abstract: Embodiments of the disclosure provide a substrate structure for an integrated circuit (IC) structure, including: a first dielectric layer positioned above a semiconductor substrate; a first plurality of trenches extending at least partially into the first dielectric layer from an upper surface of the first dielectric layer; and a first metal formed within the first plurality of trenches, wherein a spatial arrangement of the first plurality of trenches causes coupling of surface plasmons in the first metal to at least one wavelength of an incident light.
    Type: Grant
    Filed: February 5, 2018
    Date of Patent: December 17, 2019
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Somnath Ghosh, Eswar Ramanathan, Qanit Takmeel, Ming He, Jeric Sarad, Ashwini Chandrashekar, Colin Bombardier, Anbu Selvam KM Mahalingam, Keith P. Donegan, Prakash Periasamy
  • Publication number: 20190244911
    Abstract: Embodiments of the disclosure provide a substrate structure for an integrated circuit (IC) structure, including: a first dielectric layer positioned above a semiconductor substrate; a first plurality of trenches extending at least partially into the first dielectric layer from an upper surface of the first dielectric layer; and a first metal formed within the first plurality of trenches, wherein a spatial arrangement of the first plurality of trenches causes coupling of surface plasmons in the first metal to at least one wavelength of an incident light.
    Type: Application
    Filed: February 5, 2018
    Publication date: August 8, 2019
    Inventors: Somnath Ghosh, Eswar Ramanathan, Qanit Takmeel, Ming He, Jeric Sarad, Ashwini Chandrashekar, Colin Bombardier, Anbu Selvam KM Mahalingam, Keith P. Donegan, Prakash Periasamy
  • Patent number: 10340177
    Abstract: Intermediate semiconductor devices and methods of reducing damage during back end of the line (BEOL) metallization and metal one (M1) layer integration scheme are provided. One method includes, for instance: obtaining a wafer having at least one contact region; depositing on the wafer a thin film stack having at least one layer of amorphous silicon (a-Si); performing lithography to pattern at least one opening; performing lithography to pattern at least one via opening and at least one trench opening; and removing the at least one a-Si layer. One intermediate semiconductor device includes, for instance: a wafer having at least one contact region; at least one first dielectric layer on the device; at least one second dielectric layer on the at least one first dielectric layer; and at least one a-Si layer on the at least one second dielectric layer.
    Type: Grant
    Filed: February 19, 2016
    Date of Patent: July 2, 2019
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Ashwini Chandrashekar, Anbu Selvam Km Mahalingam, Craig Michael Child, Jr.
  • Publication number: 20170243783
    Abstract: Intermediate semiconductor devices and methods of reducing damage during back end of the line (BEOL) metallization and metal one (M1) layer integration scheme are provided. One method includes, for instance: obtaining a wafer having at least one contact region; depositing on the wafer a thin film stack having at least one layer of amorphous silicon (a-Si); performing lithography to pattern at least one opening; performing lithography to pattern at least one via opening and at least one trench opening; and removing the at least one a-Si layer. One intermediate semiconductor device includes, for instance: a wafer having at least one contact region; at least one first dielectric layer on the device; at least one second dielectric layer on the at least one first dielectric layer; and at least one a-Si layer on the at least one second dielectric layer.
    Type: Application
    Filed: February 19, 2016
    Publication date: August 24, 2017
    Applicant: GLOBALFOUNDRIES Inc.
    Inventors: Ashwini CHANDRASHEKAR, Anbu Selvam KM MAHALINGAM, Craig Michael CHILD, JR.
  • Publication number: 20160372413
    Abstract: One method includes, among other things, forming a bi-layer etch stop layer above a conductive contact comprised of titanium nitride, the bi-layer etch stop layer consisting of an upper second layer that is made of aluminum nitride, forming a patterned etch mask comprised of a layer of titanium nitride above a second layer of insulating material, with the bi-layer etch stop layer in position above the conductive contact, performing an etching process through the patterned etch mask to define a cavity in the second layer of insulating material, performing a second etching process to remove at least the layer of titanium nitride of the patterned etch mask, forming an opening in the bi-layer etch stop layer so as to thereby expose a portion of the conductive contact and forming a conductive structure in the cavity that is conductively coupled to the exposed portion of the conductive contact.
    Type: Application
    Filed: June 17, 2015
    Publication date: December 22, 2016
    Inventors: Anbu Selvam Mahalingam, Ashwini Chandrashekar, Craig Child