Patents by Inventor Aswin Thiruvengadam

Aswin Thiruvengadam has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240086075
    Abstract: Systems and methods are disclosed including a memory device and a processing device operatively coupled to the memory device. The processing device can perform operations including running sample data through each of a set of error-handling operations performed on data residing in a segment of the memory device in an existing order associated with a workload; obtaining error recovery data as a result of running the sample data; and determining an optimized order of the set of error-handling operations based on probability of error recovery and latency data, wherein the probability of error recovery is based on the error recovery data, and wherein the optimized order comprises an adjustment to an order of one or more error-handling operations of the set of error-handling operations in the existing order.
    Type: Application
    Filed: September 12, 2022
    Publication date: March 14, 2024
    Inventors: Aswin Thiruvengadam, Vamsi Pavan Rayaprolu
  • Publication number: 20240055046
    Abstract: Methods, systems, and devices for a model for predicting memory system performance are described. A memory system may generate a set of read commands and perform a first set of read operations at a memory device according to the generated read commands. The memory system may generate information indicating a performance of the memory device based on the first set of read operations and may update one or more coefficients of a model that correlates the information with a change in a read window. In some cases, the memory system may model the change in a read window based on the information and update one or more parameters associated with read operations based on the modelled change in the read window. The memory system may perform a second set of read operations at the memory device using the one or more updated parameters.
    Type: Application
    Filed: August 12, 2022
    Publication date: February 15, 2024
    Inventors: Vamsi Pavan Rayaprolu, Aswin Thiruvengadam
  • Patent number: 11853207
    Abstract: The present disclosure includes apparatuses and methods related to configurable trim settings on a memory device. An example apparatus can include configuring a set of trim settings for an array of memory cells such that the array of memory cells have desired operational characteristics in response to being operated with the set of trim settings.
    Type: Grant
    Filed: June 2, 2021
    Date of Patent: December 26, 2023
    Assignee: Micron Technology, Inc.
    Inventors: Aswin Thiruvengadam, Daniel L. Lowrance, Peter Feeley
  • Patent number: 11854634
    Abstract: The present disclosure includes apparatuses and methods related to selectable trim settings on a memory device. An example apparatus can store a number of sets of trim settings and select a particular set of trims settings of the number of sets of trim settings based on desired operational characteristics for the array of memory cells.
    Type: Grant
    Filed: August 31, 2020
    Date of Patent: December 26, 2023
    Assignee: Micron Technology, Inc.
    Inventors: Aswin Thiruvengadam, Daniel L Lowrance, Peter Feeley
  • Patent number: 11836078
    Abstract: The present disclosure includes apparatuses and methods related to determining trim settings on a memory device. An example apparatus can determine a set of trim settings for the array of memory cells based on the operational characteristics of the array of memory cells, wherein the set of trim settings are associated with desired operational characteristics for the array of memory cells.
    Type: Grant
    Filed: January 14, 2022
    Date of Patent: December 5, 2023
    Assignee: Micron Technology, Inc.
    Inventors: Aswin Thiruvengadam, Daniel L Lowrance, Peter Feeley
  • Patent number: 11817164
    Abstract: The present disclosure includes apparatuses and methods related to a memory system including a controller and an array of memory cells. An example apparatus can include a controller configured to receive operational characteristics of an array of memory cells based on prior operations performed by the array of memory cells, determine a set of trim settings for the array of memory cells based on the operational characteristics of the array of memory cells, wherein the set of trim settings are associated with desired operational characteristics for the array of memory cells, and send the set of trim settings to the array of memory cells.
    Type: Grant
    Filed: February 25, 2022
    Date of Patent: November 14, 2023
    Assignee: Micron Technology, Inc.
    Inventors: Aswin Thiruvengadam, Daniel L. Lowrance, Peter Feeley
  • Patent number: 11808806
    Abstract: A system includes a memory component and a processing device, operatively coupled with the memory component, to receive a request to perform a first test of memory components at a test platform, identify test resources of the test platform that are associated with the memory components, identify, among the test resources, a subset of test resources that are not being used by a second test of the memory components at the test platform, and assign, based on the subset of the test resources, a test resource of the test resources to obtain an assigned test resource for use by the test.
    Type: Grant
    Filed: August 10, 2021
    Date of Patent: November 7, 2023
    Assignee: Micron Technology, Inc.
    Inventors: Aswin Thiruvengadam, Sivagnanam Parthasarathy, Frederick Jensen
  • Patent number: 11808803
    Abstract: A thermal chamber multiple sides that form an enclosed chamber. The thermal chamber includes a first side of the multiple sides, the first side configured to adjustably mount an electronic circuit board within the enclosed chamber. The thermal chamber includes a second side of the multiple sides, the second side located opposite the first side and including one or more ports that expose the enclosed chamber. Each of the one or more ports is configured to receive a temperature control component that transfers thermal energy locally to and from a plurality of electronic devices of an electronic system that is coupled to and positioned above the electronic circuit board.
    Type: Grant
    Filed: October 28, 2022
    Date of Patent: November 7, 2023
    Assignee: Micron Technology, Inc.
    Inventors: Daniel G. Scobee, Aleksandr Semenuk, Aswin Thiruvengadam
  • Patent number: 11783185
    Abstract: Disclosed is a system comprising a memory component having a plurality of memory cells capable of being in a plurality of states, each state of the plurality of states corresponding to a value stored by the memory cell, and a processing device, operatively coupled with the memory component, to perform operations comprising: obtaining, for the plurality of memory cells, a plurality of distributions of threshold voltages, wherein each of the plurality of distributions corresponds to one of the plurality of states, classifying each of the plurality of distributions among one of a plurality of classes, generating a vector comprising a plurality of components, wherein each of the plurality of components represents the class of a respective one of the plurality of distributions, and processing, using a classifier, the generated vector to determine a likelihood that the memory component will fail within a target period of time.
    Type: Grant
    Filed: March 28, 2022
    Date of Patent: October 10, 2023
    Assignee: Micron Technology, Inc.
    Inventors: Aswin Thiruvengadam, Daniel L. Lowrance, Joshua Phelps, Peter B. Harrington
  • Patent number: 11658175
    Abstract: A thermal chamber includes a cavity that is enclosed by sides and one or more ports that expose the cavity within the thermal chamber. Each of the one or more ports is configured to receive a temperature control component having a solid physical structure and configured to transfer thermal energy to and from an electrical device exposed via the cavity. The thermal chamber includes a bottom side open area of the thermal chamber located below the one or more ports. The bottom side open area is configured to allow the temperature control component to contact the electrical device that is exposed via the bottom side open area.
    Type: Grant
    Filed: August 27, 2021
    Date of Patent: May 23, 2023
    Assignee: Micron Technology, Inc.
    Inventors: Daniel G. Scobee, Aleksandr Semenuk, Aswin Thiruvengadam
  • Publication number: 20230046331
    Abstract: A thermal chamber multiple sides that form an enclosed chamber. The thermal chamber includes a first side of the multiple sides, the first side configured to adjustably mount an electronic circuit board within the enclosed chamber. The thermal chamber includes a second side of the multiple sides, the second side located opposite the first side and including one or more ports that expose the enclosed chamber. Each of the one or more ports is configured to receive a temperature control component that transfers thermal energy locally to and from a plurality of electronic devices of an electronic system that is coupled to and positioned above the electronic circuit board.
    Type: Application
    Filed: October 28, 2022
    Publication date: February 16, 2023
    Inventors: Daniel G. SCOBEE, Aleksandr SEMENUK, Aswin THIRUVENGADAM
  • Patent number: 11493550
    Abstract: A thermal chamber includes multiple sides, such as a back side, a front side, a first end, a second end, a top side, and a bottom side. An electronic circuit board is adjustably mounted to the bottom side and positioned above the bottom side of the thermal chamber. In the closed position the multiple sides form an enclosed chamber. The top side includes one or more ports orientated along the horizontal axis. Each of the one or more ports includes a top side open area that exposes the enclosed chamber. Each of the one or more ports is configured to receive a temperature control component that transfers thermal energy locally to and from multiple electronic devices of an electronic system that is coupled to and positioned above the electronic circuit board.
    Type: Grant
    Filed: December 11, 2019
    Date of Patent: November 8, 2022
    Assignee: MICRON TECHNOLOGY, INC.
    Inventors: Daniel G. Scobee, Aleksandr Semenuk, Aswin Thiruvengadam
  • Publication number: 20220244765
    Abstract: An apparatus includes a first thermoelectric component (TEC), a second TEC, a thermal transfer component disposed between the first TEC and the second TEC and a thermal conduction layer. The thermal conduction layer is coupled to the second TEC. The thermal conduction layer includes a planar area configured to be positioned above two or more electronic devices of multiple electronic devices of an electronic system to transfer thermal energy at the two or more electronic devices based on the first TEC, the second TEC and the thermal transfer component.
    Type: Application
    Filed: April 20, 2022
    Publication date: August 4, 2022
    Inventors: Daniel G. SCOBEE, Aleksandr SEMENUK, Aswin THIRUVENGADAM
  • Publication number: 20220215261
    Abstract: Disclosed is a system comprising a memory component having a plurality of memory cells capable of being in a plurality of states, each state of the plurality of states corresponding to a value stored by the memory cell, and a processing device, operatively coupled with the memory component, to perform operations comprising: obtaining, for the plurality of memory cells, a plurality of distributions of threshold voltages, wherein each of the plurality of distributions corresponds to one of the plurality of states, classifying each of the plurality of distributions among one of a plurality of classes, generating a vector comprising a plurality of components, wherein each of the plurality of components represents the class of a respective one of the plurality of distributions, and processing, using a classifier, the generated vector to determine a likelihood that the memory component will fail within a target period of time.
    Type: Application
    Filed: March 28, 2022
    Publication date: July 7, 2022
    Inventors: Aswin Thiruvengadam, Daniel L. Lowrance, Joshua Phelps, Peter B. Harrington
  • Publication number: 20220180954
    Abstract: The present disclosure includes apparatuses and methods related to a memory system including a controller and an array of memory cells. An example apparatus can include a controller configured to receive operational characteristics of an array of memory cells based on prior operations performed by the array of memory cells, determine a set of trim settings for the array of memory cells based on the operational characteristics of the array of memory cells, wherein the set of trim settings are associated with desired operational characteristics for the array of memory cells, and send the set of trim settings to the array of memory cells.
    Type: Application
    Filed: February 25, 2022
    Publication date: June 9, 2022
    Inventors: Aswin Thiruvengadam, Daniel L. Lowrance, Peter Feeley
  • Patent number: 11334129
    Abstract: A temperature control component includes a TEC that includes a top surface and a bottom surface. A thermal conduction layer includes a top surface and a bottom surface. The top surface of the thermal conduction layer is coupled to the bottom surface of the TEC. The bottom surface of the thermal conduction layer includes a planar area. The planar area of the thermal conduction layer is to be positioned above two or more electronic devices of multiple electronic devices of an electronic system to transfer the thermal energy at the two or more electronic devices.
    Type: Grant
    Filed: December 11, 2019
    Date of Patent: May 17, 2022
    Assignee: Micron Technology, Inc.
    Inventors: Daniel G. Scobee, Aleksandr Semenuk, Aswin Thiruvengadam
  • Publication number: 20220138100
    Abstract: The present disclosure includes apparatuses and methods related to determining trim settings on a memory device. An example apparatus can determine a set of trim settings for the array of memory cells based on the operational characteristics of the array of memory cells, wherein the set of trim settings are associated with desired operational characteristics for the array of memory cells.
    Type: Application
    Filed: January 14, 2022
    Publication date: May 5, 2022
    Inventors: Aswin Thiruvengadam, Daniel L. Lowrance, Peter Feeley
  • Patent number: 11295209
    Abstract: Disclosed is a system comprising a memory component having a plurality of memory cells capable of being in a plurality of states, each state of the plurality of states corresponding to a value stored by the memory cell, and a processing device, operatively coupled with the memory component, to perform operations comprising: obtaining, for the plurality of memory cells, a plurality of distributions of threshold voltages, wherein each of the plurality of distributions corresponds to one of the plurality of states, classifying each of the plurality of distributions among one of a plurality of classes, generating a vector comprising a plurality of components, wherein each of the plurality of components represents the class of a respective one of the plurality of distributions, and processing, using a classifier, the generated vector to determine a likelihood that the memory component will fail within a target period of time.
    Type: Grant
    Filed: December 20, 2019
    Date of Patent: April 5, 2022
    Assignee: Micron Technology, Inc.
    Inventors: Aswin Thiruvengadam, Daniel L. Lowrance, Joshua Phelps, Peter B. Harrington
  • Patent number: D954712
    Type: Grant
    Filed: August 12, 2020
    Date of Patent: June 14, 2022
    Assignee: Micron Technology, Inc.
    Inventors: Daniel G. Scobee, Aleksandr Semenuk, Aswin Thiruvengadam
  • Patent number: D995530
    Type: Grant
    Filed: May 13, 2022
    Date of Patent: August 15, 2023
    Assignee: Micron Technology, Inc.
    Inventors: Daniel G. Scobee, Aleksandr Semenuk, Aswin Thiruvengadam