Patents by Inventor Atsuko Kozai

Atsuko Kozai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6785877
    Abstract: In a placement and routing for a standard cell type LSI design, each standard cell comprises a VDD power supply terminal formed of a P-type diffused layer, a VSS power supply terminal formed of an N-type diffused layer, and an input terminal and an output terminal formed of a first level metal. A plurality of standard cells are located to form a standard cell array, and VDD and VSS power supply lines formed of the first level metal are located to extend along opposite sides of the standard cell array, respectively. For connecting the power supply terminal of the standard cell to the power supply line of the first level metal, a power supply line formed of the diffused layer is extended from the power supply terminal to the power supply line of the first level metal, and a contact bole is formed at an overlapping portion between the power supply line of the first level metal and power supply line formed of the diffused layer.
    Type: Grant
    Filed: June 27, 2000
    Date of Patent: August 31, 2004
    Assignee: NEC Electronics Corporation
    Inventor: Atsuko Kozai
  • Patent number: 6643835
    Abstract: A computer-aided design supporting system for a semiconductor device includes a cell library, an arranging tool and a wiring tool. The cell library stores a plurality of logic cell patterns, a plurality of power supply cell patterns, and a plurality of ground cell patterns. A logic device pattern of the semiconductor device includes one of the plurality of logic cell patterns, one of the plurality of power supply cell patterns, and one of the plurality of ground cell patterns. The arranging tool arranges selected ones of the plurality of logic cell patterns, selected ones of the plurality of power supply cell patterns and selected ones of the plurality of ground cell patterns on cell tracks individually and independently in response to an arrange instruction.
    Type: Grant
    Filed: December 5, 2000
    Date of Patent: November 4, 2003
    Assignee: NEC Electronics Corporation
    Inventors: Takeshi Matsumoto, Atsuko Kozai
  • Patent number: 6513147
    Abstract: The present invention provides a semiconductor integrated circuit device, a layout design method and apparatus thereof which enable to select an arbitrary number of grids in primitive cells and minimize the layout area. Each primitive cell is constituted by a core portion having a circuit for realizing a function inherent to the primitive cell and a power supply wiring portion for electrical connection between the core portion and a power supply wiring and electrical connection between cores of different primitive cells. A primitive cell small group is prepared from a plurality of primitive cells having an identical core portion and different numbers of allocatable signal lines in the power supply wiring portion, so that a primitive cell having an appropriate number of signal lines as the power supply wiring portion is selected for layout.
    Type: Grant
    Filed: June 6, 2000
    Date of Patent: January 28, 2003
    Assignee: NEC Corporation
    Inventors: Isao Nakatsu, Atsuko Kozai
  • Publication number: 20010004762
    Abstract: A computer-aided design supporting system for a semiconductor device includes a cell library, an arranging tool and a wiring tool. The cell library stores a plurality of logic cell patterns, a plurality of power supply cell patterns, and a plurality of ground cell patterns. A logic device pattern of the semiconductor device includes one of the plurality of logic cell patterns, one of the plurality of power supply cell patterns, and one of the plurality of ground cell patterns. The arranging tool arranges selected ones of the plurality of logic cell patterns, selected ones of the plurality of power supply cell patterns and selected ones of the plurality of ground cell patterns on cell tracks individually and independently in response to an arrange instruction.
    Type: Application
    Filed: December 5, 2000
    Publication date: June 21, 2001
    Applicant: NEC Corporation
    Inventors: Takeshi Matsumoto, Atsuko Kozai