Patents by Inventor Austin Frenkel

Austin Frenkel has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7863175
    Abstract: A system and method are disclosed for processing a zero angstrom oxide interface dual poly gate structure for a flash memory device. An exemplary method can include removing an oxide on a surface of a first poly layer and forming a second poly layer on the first poly layer in a same processing chamber. A transfer of the structure is not needed from an oxide removal tool to, for example, a poly layer formation tool, an implant tool, and the like. As a result, impurities containing a silicon oxide caused by exposure of the first poly layer to an oxygen-containing atmosphere do not form at the interface of the first and second poly layers.
    Type: Grant
    Filed: December 21, 2006
    Date of Patent: January 4, 2011
    Assignees: Spansion LLC, Globalfoundries Inc.
    Inventors: Robert Bertram Ogle, Joong Jeon, Eric Paton, Austin Frenkel
  • Publication number: 20080149986
    Abstract: A system and method are disclosed for processing a zero angstrom oxide interface dual poly gate structure for a flash memory device. An exemplary method can include removing an oxide on a surface of a first poly layer and forming a second poly layer on the first poly layer in a same processing chamber. A transfer of the structure is not needed from an oxide removal tool to, for example, a poly layer formation tool, an implant tool, and the like. As a result, impurities containing a silicon oxide caused by exposure of the first poly layer to an oxygen-containing atmosphere do not form at the interface of the first and second poly layers.
    Type: Application
    Filed: December 21, 2006
    Publication date: June 26, 2008
    Applicants: SPANSION LLC, ADVANCED MICRO DEVICES, INC.
    Inventors: Robert Bertram Ogle, Jr., Joong Jeon, Austin Frenkel, Eric Paton
  • Publication number: 20060267087
    Abstract: An integrated circuit is provided. A gate dielectric is formed on a semiconductor substrate, and a gate is formed over the gate dielectric. A sidewall spacer is formed around the gate and a source/drain junction is formed in the semiconductor substrate using the sidewall spacer. A bottom silicide metal is deposited on the source/drain junction and then a top silicide metal is deposited on the bottom silicide metal. The bottom and top silicide metals are formed into their suicides. A dielectric layer is deposited above the semiconductor substrate and a contact is formed in the dielectric layer to the top silicide.
    Type: Application
    Filed: September 15, 2005
    Publication date: November 30, 2006
    Applicant: Advanced Micro Devices, Inc.
    Inventors: Robert Chiu, Paul Besser, Simon Chan, Jeffrey Patton, Austin Frenkel, Thorsten Kammler, Errol Ryan
  • Publication number: 20050070082
    Abstract: By forming a buried nickel silicide layer followed by a cobalt silicide layer in silicon-containing regions, such as a gate electrode of a field effect transistor, the superior characteristics of both silicides may be combined so as to provide the potential for further device scaling without unduly compromising the sheet resistance and the contact resistance of scaled silicon circuit features.
    Type: Application
    Filed: June 2, 2004
    Publication date: March 31, 2005
    Inventors: Thorsten Kammler, Karsten Wieczorek, Austin Frenkel
  • Publication number: 20050048731
    Abstract: A method of forming an integrated circuit and a structure therefore is provided. A gate dielectric is formed on a semiconductor substrate, and a gate is formed over the gate dielectric. Shallow source/drain junctions are formed in the semiconductor substrate. A sidewall spacer is formed around the gate. Deep source/drain junctions are formed in the semiconductor substrate using the sidewall spacer. A siliciding spacer is formed over the sidewall spacer after forming the shallow and deep source/drain junctions. A silicide is formed on the deep source/drain junctions adjacent the siliciding spacer, and a dielectric layer is deposited above the semiconductor substrate. Contacts are then formed in the dielectric layer to the silicide.
    Type: Application
    Filed: September 2, 2003
    Publication date: March 3, 2005
    Inventors: Jeffrey Patton, Mehrdad Mahanpour, Thorsten Kammler, David Brown, Paul Besser, Simon Chan, Austin Frenkel
  • Patent number: 6576548
    Abstract: Reliable contacts/vias are formed by sputter etching to flare exposed edges of an opening formed in a dielectric layer, depositing a composite barrier layer and then filling the opening with tungsten at a low deposition rate. The resulting contact/via exhibits significantly reduced porosity and contact resistance. Embodiments include sputter etching to incline the edges of an opening formed in an oxide dielectric layer, e.g., a silicon oxide derived from TEOS or BPSG, at an angle of about 83° to about 86°, depositing a thin layer of Ti, e.g., at a thickness of about 250 Å to about 350 Å, depositing at least one layer of titanium nitride, e.g., three layers of titanium nitride, at a total thickness of about 130 Å to about 170 Å, and then depositing tungsten at a deposition rate of about 1,900 to about 2,300 Å/min to fill the opening.
    Type: Grant
    Filed: February 22, 2002
    Date of Patent: June 10, 2003
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Amy Tu, Minh Van Ngo, Austin Frenkel, Robert J. Chiu, Jeff Erhardt
  • Patent number: 6365516
    Abstract: Various methods of fabricating a silicide structure are provided. In one aspect, a method of fabricating a circuit structure on a silicon surface is provided that includes exposing the silicon surface to a plasma ambient containing hydrogen and an inert gas, and depositing a metallic material capable of forming silicide on the silicon surface. The metallic material is heated to form a metal silicide on the silicon surface. The method provides for low sheet resistance silicide structures by eliminating native oxide films without the risk of spacer material backsputtering.
    Type: Grant
    Filed: January 14, 2000
    Date of Patent: April 2, 2002
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Austin Frenkel, Akif Sultan, Paul Besser