Patents by Inventor Avi Ben-Guigui

Avi Ben-Guigui has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7795087
    Abstract: A pre-metal dielectric structure of a single-poly EEPROM structure includes a UV light-absorbing film, which prevents the charge on a floating gate of the EEPROM structure from being changed in response to UV radiation. In one embodiment, the pre-metal dielectric structure includes a first pre-metal dielectric layer, an amorphous silicon layer located over the first pre-metal dielectric layer, and a second pre-metal dielectric layer located over the amorphous silicon layer.
    Type: Grant
    Filed: September 10, 2008
    Date of Patent: September 14, 2010
    Assignee: Tower Semiconductor Ltd.
    Inventors: Yakov Roizin, Yossi Netzer, Ira Naot, Myriam Buchbinder, Avi Ben-Guigui
  • Publication number: 20090011576
    Abstract: A pre-metal dielectric structure of a single-poly EEPROM structure includes a UV light-absorbing film, which prevents the charge on a floating gate of the EEPROM structure from being changed in response to UV radiation. In one embodiment, the pre-metal dielectric structure includes a first pre-metal dielectric layer, an amorphous silicon layer located over the first pre-metal dielectric layer, and a second pre-metal dielectric layer located over the amorphous silicon layer.
    Type: Application
    Filed: September 10, 2008
    Publication date: January 8, 2009
    Applicant: Tower Semiconductor Ltd.
    Inventors: Yakov Roizin, Yosi Netzer, Ira Naot, Myriam Buchbinder, Avi Ben-Guigui
  • Publication number: 20060255398
    Abstract: A pre-metal dielectric structure of a single-poly EEPROM structure includes a UV light-absorbing film, which prevents the charge on a floating gate of the EEPROM structure from being changed in response to UV radiation. In one embodiment, the pre-metal dielectric structure includes a first pre-metal dielectric layer, an amorphous silicon layer located over the first pre-metal dielectric layer, and a second pre-metal dielectric layer located over the amorphous silicon layer.
    Type: Application
    Filed: January 23, 2006
    Publication date: November 16, 2006
    Applicant: Tower Semiconductor Ltd.
    Inventors: Yakov Roizin, Yosi Netzer, Ira Naot, Myriam Buchbinder, Avi Ben-Guigui
  • Patent number: 6346442
    Abstract: A fieldless array of floating gate transistors is fabricated by forming an oxide-nitride-oxide (ONO) layer over a semiconductor substrate. A mask is formed over the ONO layer, the mask having openings that define a plurality of bit line regions of the floating gate transistors in the substrate. A first impurity is implanted into the bit line regions of the substrate, wherein the first impurity is implanted through the ONO layer, through the openings of the mask. The first impurity is implanted at various angles, such that the first impurity is implanted in the substrate at locations beneath the mask. The upper oxide and nitride layers of the ONO layer are subsequently etched through the mask openings. A second impurity is implanted in the substrate through the openings of the mask. The mask is removed, and the substrate is oxidized, thereby forming bit line oxide regions over the bit line regions, and floating gate structures.
    Type: Grant
    Filed: February 4, 1999
    Date of Patent: February 12, 2002
    Assignee: Tower Semiconductor Ltd.
    Inventors: Efraim Aloni, Shai Kfir, Menchem Vofsy, Avi Ben-Guigui
  • Publication number: 20020016081
    Abstract: A method for etching an oxide-nitride-oxide (ONO) layer fabricated on a semiconductor wafer, the ONO layer including a lower oxide layer, a nitride layer located over the lower oxide layer, and an upper oxide layer located over the nitride layer. The method includes the steps of removing the upper oxide layer and a portion of the nitride layer using an isotropic plasma enhanced etch, and then removing the remainder of the nitride layer and a portion of the lower oxide layer using an isotropic plasma enhanced etch, wherein the semiconductor wafer is not exposed through the lower oxide layer. The method can be used to form gate electrodes and diffusion bit liens in a fieldless array of non-volatile memory cells.
    Type: Application
    Filed: October 15, 2001
    Publication date: February 7, 2002
    Applicant: Tower Semiconductor Ltd.
    Inventors: Efraim Aloni, Shai Kfir, Menchem Vofsy, Avi Ben- Guigui