Patents by Inventor Axel C. Brintzinger

Axel C. Brintzinger has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6888215
    Abstract: An interconnect structure in which a patterned anti-fuse material is formed therein comprising: a substrate having a first level of electrically conductive features; a patterned anti-fuse material formed on said substrate, wherein said patterned anti-fuse material includes an opening to at least one of said first level of electrically conductive features; a patterned interlevel dielectric material formed on said patterned anti-fuse material, wherein said patterned interlevel dielectric includes vias, as least one of said vias includes a via space; and a second level of electrically conductive features formed in said vias and via spaces.
    Type: Grant
    Filed: June 4, 2001
    Date of Patent: May 3, 2005
    Assignees: International Business Machines Corporation, Infineon Technologies
    Inventors: Carl J. Radens, Axel C. Brintzinger
  • Patent number: 6566238
    Abstract: An integrated circuit has primary devices and redundant devices being selective substituted for the primary devices through at least one fuse. The fuse includes a first layer having at least one fuse link region, a second layer over the first layer and cavities in the second layer above the fuse link region.
    Type: Grant
    Filed: May 21, 2001
    Date of Patent: May 20, 2003
    Assignee: Infineon Technologies AG
    Inventors: Axel C. Brintzinger, Edward W. Kiewra, Chandrasekhar Narayan, Carl J. Radens
  • Patent number: 6486526
    Abstract: A fuse structure in an integrated circuit chip is described that includes an insulated semiconductor substrate; a fuse bank integral to the insulated semiconductor substrate consisting of a plurality of parallel co-planar fuse links; and voids interspersed between each pair of the fuse links, the voids extending beyond a plane defined by the co-planar fuse links. The voids surrounding the spot to be hit by a laser beam during fuse blow operation act as a crack stop to prevent damage to adjacent circuit elements or other fuse links present. By suitably shaping and positioning the voids, a tighter pitch between fuses may be obtained.
    Type: Grant
    Filed: January 4, 1999
    Date of Patent: November 26, 2002
    Assignees: International Business Machines Corporation, Infineon Technologies AG
    Inventors: Chandrasekhar Narayan, Edward W. Kiewra, Carl J. Radens, Axel C. Brintzinger
  • Publication number: 20010036750
    Abstract: An interconnect structure in which a patterned anti-fuse material is formed therein comprising: a substrate having a first level of electrically conductive features; a patterned anti-fuse material formed on said substrate, wherein said patterned anti-fuse material includes an opening to at least one of said first level of electrically conductive features; a patterned interlevel dielectric material formed on said patterned anti-fuse material, wherein said patterned interlevel dielectric includes vias, as least one of said vias includes a via space; and a second level of electrically conductive features formed in said vias and via spaces.
    Type: Application
    Filed: June 4, 2001
    Publication date: November 1, 2001
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Carl J. Radens, Axel C. Brintzinger
  • Publication number: 20010020728
    Abstract: An integrated circuit has primary devices and redundant devices being selective substituted for the primary devices through at least one fuse. The fuse includes a first layer having at least one fuse link region, a second layer over the first layer and cavities in the second layer above the fuse link region.
    Type: Application
    Filed: May 21, 2001
    Publication date: September 13, 2001
    Inventors: Axel C. Brintzinger, Edward W. Kiewra, Chandrasekhar Narayan, Carl J. Radens
  • Patent number: 6274440
    Abstract: A structure and method for making a cavity fuse over a gate conductor stack.
    Type: Grant
    Filed: March 31, 1999
    Date of Patent: August 14, 2001
    Assignee: International Business Machines Corporation
    Inventors: Kenneth C. Arndt, Axel C. Brintzinger, Richard A. Conti, Donna R. Cote, Chandrasekhar Narayan, Ravikumar Ramachandran, Thomas S. Rupp, Senthil K. Srinivasan
  • Patent number: 6268638
    Abstract: An integrated circuit has primary devices and redundant devices being selective substituted for the primary devices through at least one fuse. The fuse includes a first layer having at least one fuse link region, a second layer over the first layer and cavities in the second layer above the fuse link region.
    Type: Grant
    Filed: February 26, 1999
    Date of Patent: July 31, 2001
    Assignee: International Business Machines Corporation
    Inventors: Axel C. Brintzinger, Edward W. Kiewra, Chandrasekhar Narayan, Carl J. Radens
  • Patent number: 6252292
    Abstract: A vertically arranged fuse structure for a semiconductor device. A fuse stud is vertically arranged with respect to a major plane of the semiconductor device and adjacent and electrically connected to overlying electrically conducting material and underlying electrically conducting material. A fuse void is present in the vertically arranged fuse stud. In an unblown state, the fuse provides electrical connection between the overlying electrically conducting material and the underlying electrically conducting material. The electrical connection being breakable by passing electrical energy of a predetermined level through the fuse.
    Type: Grant
    Filed: June 9, 1999
    Date of Patent: June 26, 2001
    Assignee: International Business Machines Corporation
    Inventors: Axel C. Brintzinger, Roy Iggulden, Stefan J. Weber, Peter Weigand
  • Patent number: 6251710
    Abstract: An interconnect structure in which a patterned anti-fuse material is formed therein comprising: a substrate having a first level of electrically conductive features; a patterned anti-fuse material formed on said substrate, wherein said patterned anti-fuse material includes an opening to at least one of said first level of electrically conductive features; a patterned interlevel dielectric material formed on said patterned anti-fuse material, wherein said patterned interlevel dielectric includes vias, as least one of said vias includes a via space; and a second level of electrically conductive features formed in said vias and via spaces.
    Type: Grant
    Filed: April 27, 2000
    Date of Patent: June 26, 2001
    Assignees: International Business Machines Corporation, Infineon Technologies North America Corp.
    Inventors: Carl J. Radens, Axel C. Brintzinger
  • Patent number: 6210995
    Abstract: In order to form a cavity for a fusible link in a semiconductor device, an etchable material is applied over and around a portion of the fusible link and the etchable material is coated with a protection layer. The access abutting the etchable material is formed through the protection layer. After the removal of the etchable material, the access is partially filled with a refilling material to thereby form the cavity.
    Type: Grant
    Filed: September 9, 1999
    Date of Patent: April 3, 2001
    Assignees: International Business Machines Corporation, Infineon Technologies North America Corp.
    Inventors: Axel C. Brintzinger, Jeffrey Gambino, Thomas Rupp, Scott Halle