Patents by Inventor Ayumu Osanai

Ayumu Osanai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7451419
    Abstract: A circuit layout device of a semiconductor integrated circuit having scan chains comprises a circuit layout section for performing the circuit layout of a semiconductor integrated circuit considering a weighting factor being set for a wire of the semiconductor integrated circuit and outputting the layout data, a wire length calculation section for calculating a wire length of a scan chain from the layout data output by the circuit layout section and a wire weighting section for increasing the weighting factor of the scan chain wire based on the scan chain wire length calculated by the wire length calculation section.
    Type: Grant
    Filed: April 27, 2006
    Date of Patent: November 11, 2008
    Assignee: NEC Electronics Corporation
    Inventor: Ayumu Osanai
  • Publication number: 20060265683
    Abstract: A circuit layout device of a semiconductor integrated circuit having scan chains comprises a circuit layout section for performing the circuit layout of a semiconductor integrated circuit considering a weighting factor being set for a wire of the semiconductor integrated circuit and outputting the layout data, a wire length calculation section for calculating a wire length of a scan chain from the layout data output by the circuit layout section and a wire weighting section for increasing the weighting factor of the scan chain wire based on the scan chain wire length calculated by the wire length calculation section.
    Type: Application
    Filed: April 27, 2006
    Publication date: November 23, 2006
    Inventor: Ayumu Osanai
  • Publication number: 20050172253
    Abstract: A method of placement and routing of a semiconductor device, includes steps (a) to (c). The step (a) is a procedure of executing placement of functional blocks and executing routing of interconnections in a placement and routing area of a semiconductor device based on circuit diagram data, functional block data and design rule data. The step (b) is a procedure of executing placement of spare cells in first areas of the placement and routing area, disregarding the routing result, wherein the functional blocks are not placed in the first areas, the spare cells are spare functional blocks. The step (c) is a procedure of removing first spare cells of the spare cells from the first areas, wherein the first spare cells are in violation of a design rule with regard to a relation to the interconnections, the design rule is described in the design rule data.
    Type: Application
    Filed: January 26, 2005
    Publication date: August 4, 2005
    Inventor: Ayumu Osanai