Patents by Inventor Barbara Zanderighi

Barbara Zanderighi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170084833
    Abstract: A method for making an integrated circuit (IC) including embedded phase change memory (PCM) may include forming an array of heating elements above a substrate including processing circuitry thereon, and forming a respective PCM chalcogenide glass layer above each heating element. This may be done by forming a tellurium-rich, germanium-antimony-tellurium (GST) layer above the heating element, and forming a germanium-rich GST layer above the tellurium-rich GST layer. In another embodiment, the method may include forming the PCM glass layers to have a nitrogen concentration doping profile that increase in a direction upward from the heating element.
    Type: Application
    Filed: November 30, 2016
    Publication date: March 23, 2017
    Inventors: BARBARA ZANDERIGHI, CAMILLO BRESOLIN, VALERIO SPREAFICO
  • Patent number: 9412941
    Abstract: A low resistivity interface material is provided between a self-aligned vertical heater element and a contact region of a selection device. A phase change chalcogenide material is deposited directly on the vertical heater element. In an embodiment, the vertical heater element in L-shaped, having a curved vertical wall along the wordline direction and a horizontal base. In an embodiment, the low resistivity interface material is deposited into a trench with a negative profile using a PVD technique. An upper surface of the low resistivity interface material may have a tapered bird-beak extension.
    Type: Grant
    Filed: March 16, 2015
    Date of Patent: August 9, 2016
    Assignee: Micron Technology, Inc.
    Inventors: Barbara Zanderighi, Francesco Pipia
  • Publication number: 20160181515
    Abstract: A method for making an integrated circuit (IC) including embedded phase change memory (PCM) may include forming an array of heating elements above a substrate including processing circuitry thereon, and forming a respective PCM chalcogenide glass layer above each heating element. This may be done by forming a tellurium-rich, germanium-antimony-tellurium (GST) layer above the heating element, and forming a germanium-rich GST layer above the tellurium-rich GST layer. In another embodiment, the method may include forming the PCM glass layers to have a nitrogen concentration doping profile that increase in a direction upward from the heating element.
    Type: Application
    Filed: December 18, 2014
    Publication date: June 23, 2016
    Inventors: Barbara ZANDERIGHI, Camillo BRESOLIN, Valerio SPREAFICO
  • Patent number: 9246093
    Abstract: A low resistivity interface material is provided between a self-aligned vertical heater element and a contact region of a selection device. A phase change chalcogenide material is deposited directly on the vertical heater element. In an embodiment, the vertical heater element in L-shaped, having a curved vertical wall along the wordline direction and a horizontal base. In an embodiment, the low resistivity interface material is deposited into a trench with a negative profile using a PVD technique. An upper surface of the low resistivity interface material may have a tapered bird-beak extension.
    Type: Grant
    Filed: July 1, 2009
    Date of Patent: January 26, 2016
    Assignee: Micron Technology, Inc.
    Inventors: Barbara Zanderighi, Francesco Pipia
  • Publication number: 20150188040
    Abstract: A low resistivity interface material is provided between a self-aligned vertical heater element and a contact region of a selection device. A phase change chalcogenide material is deposited directly on the vertical heater element. In an embodiment, the vertical heater element in L-shaped, having a curved vertical wall along the wordline direction and a horizontal base. In an embodiment, the low resistivity interface material is deposited into a trench with a negative profile using a PVD technique. An upper surface of the low resistivity interface material may have a tapered bird-beak extension.
    Type: Application
    Filed: March 16, 2015
    Publication date: July 2, 2015
    Inventors: Barbara Zanderighi, Francesco Pipia
  • Patent number: 8981336
    Abstract: A low resistivity interface material is provided between a self-aligned vertical heater element and a contact region of a selection device. A phase change chalcogenide material is deposited directly on the vertical heater element. In an embodiment, the vertical heater element in L-shaped, having a curved vertical wall along the wordline direction and a horizontal base. In an embodiment, the low resistivity interface material is deposited into a trench with a negative profile using a PVD technique. An upper surface of the low resistivity interface material may have a tapered bird-beak extension.
    Type: Grant
    Filed: July 1, 2009
    Date of Patent: March 17, 2015
    Assignee: Micron Technology, Inc.
    Inventors: Barbara Zanderighi, Francesco Pipia
  • Publication number: 20110001114
    Abstract: A low resistivity interface material is provided between a self-aligned vertical heater element and a contact region of a selection device. A phase change chalcogenide material is deposited directly on the vertical heater element. In an embodiment, the vertical heater element in L-shaped, having a curved vertical wall along the wordline direction and a horizontal base. In an embodiment, the low resistivity interface material is deposited into a trench with a negative profile using a PVD technique. An upper surface of the low resistivity interface material may have a tapered bird-beak extension.
    Type: Application
    Filed: July 1, 2009
    Publication date: January 6, 2011
    Inventors: Barbara Zanderighi, Francesco Pipia
  • Publication number: 20080001295
    Abstract: The method prevents oxidation or contamination phenomena of conductive interconnection structures in semiconductor devices and includes providing a layer of semiconductor or oxide base, a conductive layer or stack on the base layer, and an antireflection coating (ARC) layer on the conductive layer or stack. The method provides a thin dielectric covering layer on the antireflection coating layer to fill or cover the microfissures existing in the antireflection coating layer.
    Type: Application
    Filed: September 14, 2007
    Publication date: January 3, 2008
    Applicant: STMicroelectronics S.r.I.
    Inventors: Simone Alba, Alessandro Spandre, Barbara Zanderighi
  • Patent number: 7288427
    Abstract: The method prevents oxidation or contamination phenomena of conductive interconnection structures in semiconductor devices and includes providing a layer of semiconductor or oxide base, a conductive layer or stack on the base layer, and an antireflection coating (ARC) layer on the conductive layer or stack. The method provides a thin dielectric covering layer on the antireflection coating layer to fill or cover the microfissures existing in the antireflection coating layer.
    Type: Grant
    Filed: December 10, 2004
    Date of Patent: October 30, 2007
    Assignee: STMicroelectronics S.r.l.
    Inventors: Simone Alba, Alessandro Spandre, Barbara Zanderighi
  • Publication number: 20050186780
    Abstract: The method prevents oxidation or contamination phenomena of conductive interconnection structures in semiconductor devices and includes providing a layer of semiconductor or oxide base, a conductive layer or stack on the base layer, and an antireflection coating (ARC) layer on the conductive layer or stack. The method provides a thin dielectric covering layer on the antireflection coating layer to fill or cover the microfissures existing in the antireflection coating layer.
    Type: Application
    Filed: December 10, 2004
    Publication date: August 25, 2005
    Applicant: STMicroelectronics S.r.I.
    Inventors: Simone Alba, Alessandro Spandre, Barbara Zanderighi