Patents by Inventor Bardo Mueller

Bardo Mueller has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9564948
    Abstract: In one embodiment, a circuit, having a single supply, is provided to transmit a wireless signal with low common mode electromagnetic interference (EMI) emission. The circuit can achieve common mode attenuations of 40 dB or greater as a result of the symmetric built circuit. Also included is a system that includes a transmission circuit and a receiver circuit, and a method of using such a system.
    Type: Grant
    Filed: November 18, 2011
    Date of Patent: February 7, 2017
    Assignee: NXP B.V.
    Inventors: Siegfried Arnold, Robert Kofler, Davide Maschera, Bardo Mueller
  • Publication number: 20130129016
    Abstract: In one embodiment, a circuit, having a single supply, is provided to transmit a wireless signal with low common mode electromagnetic interference (EMI) emission. The circuit can achieve common mode attenuations of 40 dB or greater as a result of the symmetric built circuit. Also included is a system that includes a transmission circuit and a receiver circuit, and a method of using such a system.
    Type: Application
    Filed: November 18, 2011
    Publication date: May 23, 2013
    Inventors: Siegfried Arnold, Robert Koller, Davide Maschera, Bardo Mueller
  • Patent number: 7440518
    Abstract: A PLL circuit comprises a controller (DRC) adjusting the frequency of frequency modulated signals (uDIV) provided by a frequency modulator (DIV) on the basis of signals provided by a linear range detector (LRD) so that the phase detector gets back into a linear range after a change in the frequency of said frequency modulated signals (uDIV) to a desired frequency. The lock time of the phase-locked loop circuit is improved without the requirement of complex circuitry.
    Type: Grant
    Filed: August 5, 2005
    Date of Patent: October 21, 2008
    Assignee: Fujitsu Limited
    Inventors: Bernd Germann, Bardo Müller, Tomislav Drenski
  • Patent number: 7298811
    Abstract: The invention discloses a frequency divider using half-adding functions, comprising one latch circuitry with half adding function for each digit, each latch circuitry receiving its output signal Sout at its S-input, the latch circuitry (76) for the least significant bit receiving at its Carry-input a “1”, and each further latch circuity receiving at its Carry-input the carry signal from the latch circuitry of the previous digit, and an And gate circuitry receiving the Sum outputs of the latch circuitries.
    Type: Grant
    Filed: January 31, 2006
    Date of Patent: November 20, 2007
    Assignee: Fujitsu Limited
    Inventor: Bardo Müller
  • Patent number: 7081798
    Abstract: A variable frequency synthesizer comprising a sigma-delta modulator is provided. Such synthesizers provide an exact average frequency whereas the instantaneous frequencies varies. The sigma-delta modulator comprises a plurality of accumulator stages being connected in cascade. At least one input value of an accumulator (51, 52, 53, 54) being part of the sigma-delta modulator has a second component which is equal to an overflow signal (of1, of2, of3, of4) multiplied by a factor. This feedback reduces the-maximum fluctuation of the instantaneous frequencies. Phase jitter generated by non-linearities of the phase detector, the charge pump and the VCO is therefore reduced.
    Type: Grant
    Filed: August 5, 2005
    Date of Patent: July 25, 2006
    Assignee: Fujitsu Limited
    Inventors: Bardo Müller, Jörg Hüster, Thomas Musch