Patents by Inventor Barry Lin

Barry Lin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250062196
    Abstract: A semiconductor device and method of forming semiconductor components is disclosed herein. In one aspect, the semiconductor components are formed from a common lead frame in which a die attach pad and a source clip are initially connected to each other. Formation of the semiconductor can either include cutting the source clip from the die attach pad and then stacking a die therebetween, or folding the source clip over the die attach pad such that the source clip is folded over a die attached to the die attach pad.
    Type: Application
    Filed: December 17, 2021
    Publication date: February 20, 2025
    Applicant: Vishay Silliconix LLC
    Inventors: Lim CHEE CHIAN, Tuang KWANG HWEE, Yew-Khuan TEOH, Barry LIN, Stanley LAI
  • Patent number: 12224232
    Abstract: Techniques are disclosed herein for forming a dual flat no-leads semiconductor package. The techniques begin with a package assembly that includes multiple non-singulated packages. The semiconductor package assembly includes a lead frame assembly having dies coupled thereto. A mold encapsulation covers at least portions of the dies and exposes a plurality of leads. A first cutting step exposes sidewalls of leads of the lead frame. An electroplating step deposits a plating on the exposed leads. A second cutting step cuts through the mold encapsulation aligned with the step cut sidewalls. A third cutting step perpendicular to the step cuts and is made through the lead frame and mold encapsulation to singulate the dies into individual packages.
    Type: Grant
    Filed: March 8, 2019
    Date of Patent: February 11, 2025
    Inventor: Barry Lin
  • Publication number: 20250046685
    Abstract: A method for assembling a chip includes attaching a first side of each die of multiple dies to a respective at least one paddle of multiple paddles of a lead-frame strip, and attaching each of at least one paddle of multiple paddles of a clip-frame strip to a second side of the respective die of the multiple dies. As compared to a semiconductor-packaging method that places individual clips on the second sides of multiple dies one at a time, such a method can be less expensive, less complex, faster, have a higher yield, and/or can reduce the per-component cost of integrated circuits (ICs) and/or other components packaged according to this method.
    Type: Application
    Filed: August 4, 2023
    Publication date: February 6, 2025
    Applicant: Siliconix Incorporated
    Inventors: Barry LIN, Tony CHIU
  • Patent number: 12211704
    Abstract: Methods are disclosed herein for forming wettable flanks on quad flat no-leads semiconductor packages. The methods may begin with a package assembly having multiple non-singulated packages. The package assembly includes a lead frame assembly having dies coupled thereto. A mold encapsulation covers the dies and exposes portions of leads. An electroplating step deposits plating on the exposed portions of the leads. First and second series of parallel step cuts are made between the die packages to form sidewalls of wettable flanks. The first and second series of parallel step cuts are perpendicular to each other. These cuts are made at a depth to cut fully through the lead frame but not fully through the mold encapsulation. After the first and second series of parallel step cuts, the wettable flanks are plated using an electroless method. A third and fourth series of cuts singulates the assembly into discrete QNF semiconductor packages.
    Type: Grant
    Filed: March 8, 2019
    Date of Patent: January 28, 2025
    Assignee: Siliconix Incorporated
    Inventor: Barry Lin
  • Publication number: 20220181239
    Abstract: Techniques are disclosed herein for forming a dual flat no-leads semiconductor package. The techniques begin with a package assembly that includes multiple non-singulated packages. The semiconductor package assembly includes a lead frame assembly having dies coupled thereto. A mold encapsulation covers at least portions of the dies and exposes a plurality of leads. A first cutting step exposes sidewalls of leads of the lead frame. An electroplating step deposits a plating on the exposed leads. A second cutting step cuts through the mold encapsulation aligned with the step cut sidewalls. A third cutting step perpendicular to the step cuts and is made through the lead frame and mold encapsulation to singulate the dies into individual packages.
    Type: Application
    Filed: March 8, 2019
    Publication date: June 9, 2022
    Applicant: SILICONIX INCORPORATED
    Inventor: Barry LIN
  • Publication number: 20220172961
    Abstract: Methods are disclosed herein for forming wettable flanks on quad flat no-leads semiconductor packages. The methods may begin with a package assembly having multiple non-singulated packages. The package assembly includes a lead frame assembly having dies coupled thereto. A mold encapsulation covers the dies and exposes portions of leads. An electroplating step deposits plating on the exposed portions of the leads. First and second series of parallel step cuts are made between the die packages to form sidewalls of wettable flanks. The first and second series of parallel step cuts are perpendicular to each other. These cuts are made at a depth to cut fully through the lead frame but not fully through the mold encapsulation. After the first and second series of parallel step cuts, the wettable flanks are plated using an electroless method. A third and fourth series of cuts singulates the assembly into discrete QNF semiconductor packages.
    Type: Application
    Filed: March 8, 2019
    Publication date: June 2, 2022
    Applicant: SILICONIX INCORPORATED
    Inventor: Barry LIN
  • Patent number: 8648458
    Abstract: An integrated circuit leadframe device supports various chip arrangements. As consistent with various embodiments, a leadframe includes a plurality of banks of conductive integrated circuit chip connectors. Each bank has a plurality of conductive strips respectively having an end portion, the end portions of each of the strips in the bank being substantially parallel to one another and arranged at an oblique angle to end portions of strips in at least one of the other banks. Each of the end portions has a tip extending to an interior portion of the leadframe device and separated from the other tips by a gap.
    Type: Grant
    Filed: July 16, 2010
    Date of Patent: February 11, 2014
    Assignee: NXP B.V.
    Inventor: Barry Lin
  • Publication number: 20110147903
    Abstract: An integrated circuit leadframe device supports various chip arrangements. As consistent with various embodiments, a leadframe includes a plurality of banks of conductive integrated circuit chip connectors. Each bank has a plurality of conductive strips respectively having an end portion, the end portions of each of the strips in the bank being substantially parallel to one another and arranged at an oblique angle to end portions of strips in at least one of the other banks. Each of the end portions has a tip extending to an interior portion of the leadframe device and separated from the other tips by a gap.
    Type: Application
    Filed: July 16, 2010
    Publication date: June 23, 2011
    Inventor: Barry Lin
  • Patent number: 5850171
    Abstract: The present invention discloses a resistive circuit. The resistive circuit includes a plurality of resistor networks disposed on a substrate. The resistor networks also includes a plurality of resistive circuit elements. The resistor networks further includes a plurality of termination contacts each connected to one of the resistive circuit elements. Each of the termination contacts is disposed on an edge of the substrate and each of the termination contacts is separated from a next termination contact by an edge trench disposed on the edge of the substrate whereby a distance across the edge trench defining a pitch between the termination contacts.
    Type: Grant
    Filed: August 5, 1996
    Date of Patent: December 15, 1998
    Assignee: CYNTEC Company
    Inventors: Barry Lin, Shih Chang Liao, Duen Jen Cheng