Patents by Inventor Barry Travis Hunt, Jr.

Barry Travis Hunt, Jr. has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7626462
    Abstract: A fractional-N based Automatic Frequency Control (AFC) system for a mobile terminal is provided. In general, automatic frequency control is implemented in a frequency synthesizer to correct or compensate for a frequency error of an associated reference oscillator. The frequency synthesizer includes a first fractional-N phase-locked loop (FN-PLL) generating a baseband clock signal used by a baseband processor of the mobile terminal, a second FN-PLL generating a receiver local oscillator signal used by a receiver of the mobile terminal to downconvert a received radio frequency signal to a desired frequency, and a translational PLL generating a transmitter local oscillator signal used by a transmitter of the mobile terminal to provide a radio frequency transmit signal. The automatic frequency control is performed by applying a digital correction value, which is preferably multiplicative, to fractional-N dividers of the first and second FN-PLLs.
    Type: Grant
    Filed: May 2, 2006
    Date of Patent: December 1, 2009
    Assignee: RF Micro Devices, Inc.
    Inventors: Alexander Wayne Hietala, Ryan Lee Bunch, Scott Robert Humphreys, Barry Travis Hunt, Jr., Stephen T. Janesch
  • Patent number: 7288999
    Abstract: A system providing a phase or frequency modulated signal is provided. In general, the system includes a phase locked loop (PLL) having a fractional-N divider in a reference path of the PLL operating to divide a reference frequency based on a pre-distorted modulation signal. Pre-distortion circuitry operates to provide the pre-distorted modulation signal by pre-distorting a modulation signal such that a convolution, or cascade, of the pre-distortion and a transfer function of the PLL results in a substantially flat frequency response for a range of modulation rates greater than a bandwidth of the PLL.
    Type: Grant
    Filed: February 6, 2006
    Date of Patent: October 30, 2007
    Assignee: RF Micro Devices, Inc.
    Inventors: Alexander Wayne Hietala, Ryan Lee Bunch, Scott Robert Humphreys, Barry Travis Hunt, Jr.
  • Patent number: 7098754
    Abstract: A fractional-N offset phase locked loop (FN-OPLL) is provided. The FN-OPLL includes a fractional divider, a phase detector, a loop filter, a voltage controlled oscillator (VCO), and feedback circuitry. Combiner circuitry combines an initial fractional divide value and a modulation signal to provide a combined fractional divide value. Based on the combined fractional divide value, the fractional-N divider divides a reference frequency and provides a divided reference frequency to the phase detector. The phase detector compares a phase of the divided reference frequency to a phase of a feedback signal to provide a comparison signal. The comparison signal is filtered by the loop filter to provide a control signal to the VCO, where the control signal controls a frequency of an output signal of the VCO. The output signal is processed by the feedback circuitry to provide the feedback signal to the phase detector.
    Type: Grant
    Filed: January 31, 2005
    Date of Patent: August 29, 2006
    Assignee: RF Micro Devices, Inc.
    Inventors: Scott Robert Humphreys, Ryan Lee Bunch, Barry Travis Hunt, Jr., Alexander Wayne Hietala
  • Patent number: 6891414
    Abstract: The present invention provides a system for adjusting a selectable capacitance of a variable capacitance array to compensate for voltage non-linearity of the variable capacitance array. In general, the system includes the variable capacitance array and a calibration circuit. The calibration circuit operates to determine a voltage across the variable capacitance array and to generate a capacitance selection signal based on the voltage across the variable capacitance array and a known capacitance versus voltage characteristic of the variable capacitance array.
    Type: Grant
    Filed: March 5, 2004
    Date of Patent: May 10, 2005
    Assignee: RF Micro Devices, Inc.
    Inventors: Ryan Lee Bunch, Scott Robert Humphreys, Barry Travis Hunt, Jr., Paul Gerard Martyniuk, Christopher Truong Ngo
  • Patent number: 6731145
    Abstract: The invention provides an apparatus and method for calibrating both the pole/zero locations and the gain of a charge pump phase-locked loop's (PLL's) frequency response with one calibration operation. In one embodiment, the calibration is performed using a bandgap voltage reference and a stable frequency reference in order to measure a slew rate (I/C), defined as a current-to-capacitance ratio, and then adjusting the RC time constant (tRC) by adjusting the capacitance value. The adjustment setting is used in the loop filter capacitors, thereby calibrating the pole and zero locations of the PLL, which depend on the RC product. The charge pump reference current is proportional to the ratio of the bandgap voltage to the resistor value. When the capacitance is adjusted, the slew rate is calibrated as well, wherein the slew rate represents a portion of the loop gain of the PLL.
    Type: Grant
    Filed: April 8, 2003
    Date of Patent: May 4, 2004
    Assignee: RF Micro Devices, Inc.
    Inventors: Scott Robert Humphreys, Barry Travis Hunt, Jr.
  • Patent number: 6448831
    Abstract: Undersired glitches in output signals from TSPC-1 flip-flop circuits having an output stage comprising an node and a second node are removed by precharging the second node (prior to a clock transition) to a value desired at the output node during a period following the clock transition, and connecting the output node to the second node upon such clock transition. Corrective circuitry illustratively comprising two NMOS transistors added to the output stage and receiving an input reflecting the desired future output is active during a portion of the operating cycle when the output stage exhibits a high impedance tristate condition.
    Type: Grant
    Filed: June 12, 2001
    Date of Patent: September 10, 2002
    Assignee: RF Micro Devices, Inc.
    Inventors: Barry Travis Hunt, Jr., Scott Robert Humphreys
  • Patent number: 6385276
    Abstract: A dual-modulus digital prescaler circuit having an extended period in which responses to a divider control indicating a possible modulus change must be made, such extended period permitting higher speed operation while suffering no penalty in manufacturing cost or increased power use. In embodiments comprising a dual modulus divider, a fixed-modulus divider and interconnected control logic, dual modulus divider state transitions giving rise to incrementing of fixed-modulus divider states are selected to be independent of short-term instabilities in divider control inputs. Identified critical state transitions associated with output signals from the dual modulus divider are constrained to occur at times prior to periods of insensitivity to stability of the dual-modulus control signal. Thus, timing of such output signals is determined so that there will be following time interval sufficient to provide desired stability of the modulus control signal for the next divide cycle.
    Type: Grant
    Filed: June 12, 2001
    Date of Patent: May 7, 2002
    Assignee: RF Micro Devices, Inc.
    Inventors: Barry Travis Hunt, Jr., Scott Robert Humphreys