Patents by Inventor Bartosz Gajda
Bartosz Gajda has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 11914445Abstract: An electronic device comprising a system on chip and an external module. The system on chip includes a plurality of internal subsystems and a power management system including a plurality of internal voltage regulators which supply power to the plurality of internal subsystems. Each of the internal voltage regulators has an associated current limiter. The external module includes at least one external voltage regulator which can provide power to at least one of the internal subsystems. The power management system during a start-up phase enables the internal voltage regulators and the current limiters and in a subsequent phase determines an externally powered set of the internal subsystems, disables the corresponding internal voltage regulators, and disables the current limiters associated with the internal subsystems not externally powered.Type: GrantFiled: December 18, 2020Date of Patent: February 27, 2024Assignee: Nordic Semiconductor ASAInventors: Bartosz Gajda, Frode Pedersen
-
Publication number: 20230402919Abstract: A circuit portion comprises a DCDC converter that provides current to one of a plurality of loads at a time. A controller detects when a voltage across an under-supplied load of the plurality of loads is below a first threshold. Channel logic circuitry provides current from the converter to the under-supplied load in response to the controller detecting that the voltage is below the first threshold. A voltage regulator provides current to the under-supplied load when the voltage is below a second threshold.Type: ApplicationFiled: October 13, 2021Publication date: December 14, 2023Applicant: Nordic Semiconductor ASAInventors: Bartosz GAJDA, Frode PEDERSEN, Samuli HALLIKAINEN
-
Patent number: 11829198Abstract: A method is disclosed for producing an output clock signal with a target frequency using an oscillator circuit portion configured to receive a control value and produce an output clock signal with a frequency dependent on the control value. In one embodiment, the method comprises providing a first control value to the oscillator circuit portion corresponding to the target frequency, so as to cause the oscillator circuit portion to produce the output clock signal with a first frequency, comparing the output clock signal with a reference clock signal having a reference frequency to determine an offset between the first frequency and the target frequency, and providing a second control value to the oscillator circuit portion that differs from the first control value by a magnitude calculated with reference to the determined offset, to cause the oscillator circuit portion to produce the output clock signal with a second frequency.Type: GrantFiled: July 19, 2022Date of Patent: November 28, 2023Assignee: Nordic Semiconductor ASAInventors: Bartosz Gajda, Frode Pedersen
-
Patent number: 11764770Abstract: A clock selector circuit receives a first input clock signal (CLK1) having a first frequency, and a second input clock signal (CLK2) having a second frequency. A phase difference detector is configured to detect when a phase difference occurs, over time, between the first input clock signal (CLK1) and the second input clock signal (CLK2), determined using when a clock edge crosses zero, and to signal this zero crossing to switching circuitry. The switching circuitry is configured, in response to receiving a zero-crossing signal from the phase difference detector, to detect an edge of opposite type to the predetermined type in the first input clock signal (CLK1) or in the second input clock signal (CLK2), and, in response to detecting said edge of opposite type, to switch an output clock signal (CLK_OUT) between the first input clock signal (CLK1) and the second input clock signal (CLK2).Type: GrantFiled: December 16, 2020Date of Patent: September 19, 2023Assignee: Nordic Semiconductor ASAInventors: Bartosz Gajda, Frode Pedersen
-
Publication number: 20230064867Abstract: An electronic device comprising a system on chip and an external module. The system on chip includes a plurality of internal subsystems and a power management system including a plurality of internal voltage regulators which supply power to the plurality of internal subsystems. Each of the internal voltage regulators has an associated current limiter. The external module includes at least one external voltage regulator which can provide power to at least one of the internal subsystems. The power management system during a start-up phase enables the internal voltage regulators and the current limiters and in a subsequent phase determines an externally powered set of the internal subsystems, disables the corresponding internal voltage regulators, and disables the current limiters associated with the internal subsystems not externally powered.Type: ApplicationFiled: December 18, 2020Publication date: March 2, 2023Applicant: Nordic Semiconductor ASAInventors: Bartosz GAJDA, Frode PEDERSEN
-
Publication number: 20230012226Abstract: A clock selector circuit receives a first input clock signal (CLK1) having a first frequency, and a second input clock signal (CLK2) having a second frequency. A phase difference detector is configured to detect when a phase difference occurs, over time, between the first input clock signal (CLK1) and the second input clock signal (CLK2), determined using when a clock edge crosses zero, and to signal this zero crossing to switching circuitry. The switching circuitry is configured, in response to receiving a zero-crossing signal from the phase difference detector, to detect an edge of opposite type to the predetermined type in the first input clock signal (CLK1) or in the second input clock signal (CLK2), and, in response to detecting said edge of opposite type, to switch an output clock signal (CLK_OUT) between the first input clock signal (CLK1) and the second input clock signal (CLK2).Type: ApplicationFiled: December 16, 2020Publication date: January 12, 2023Applicant: Nordic Semiconductor ASAInventors: Bartosz GAJDA, Frode PEDERSEN
-
Publication number: 20220350364Abstract: A method is disclosed for producing an output clock signal with a target frequency using an oscillator circuit portion configured to receive a control value and produce an output clock signal with a frequency dependent on the control value. In one embodiment, the method comprises providing a first control value to the oscillator circuit portion corresponding to the target frequency, so as to cause the oscillator circuit portion to produce the output clock signal with a first frequency, comparing the output clock signal with a reference clock signal having a reference frequency to determine an offset between the first frequency and the target frequency, and providing a second control value to the oscillator circuit portion that differs from the first control value by a magnitude calculated with reference to the determined offset, to cause the oscillator circuit portion to produce the output clock signal with a second frequency.Type: ApplicationFiled: July 19, 2022Publication date: November 3, 2022Applicant: Nordic Semiconductor ASAInventors: Bartosz GAJDA, Frode PEDERSEN
-
Patent number: 11429134Abstract: A method is disclosed for producing an output clock signal with a target frequency using an oscillator circuit portion configured to receive a control value and produce an output clock signal with a frequency dependent on the control value. In one embodiment, the method comprises providing a first control value to the oscillator circuit portion corresponding to the target frequency, so as to cause the oscillator circuit portion to produce the output clock signal with a first frequency, comparing the output clock signal with a reference clock signal having a reference frequency to determine an offset between the first frequency and the target frequency, and providing a second control value to the oscillator circuit portion that differs from the first control value by a magnitude calculated with reference to the determined offset, to cause the oscillator circuit portion to produce the output clock signal with a second frequency.Type: GrantFiled: December 18, 2020Date of Patent: August 30, 2022Assignee: Nordic Semiconductor ASAInventors: Bartosz Gajda, Frode Pedersen
-
Patent number: 11333696Abstract: A circuit portion for indicating a mutual capacitance between a first and second node is provided. The circuit portion comprises a switchable constant current source arrangement configured to supply a first current to the first node in a first direction or a second current to the first node in a second, opposite direction; a variable voltage source configured to output a voltage to the second node so as to hold the first node at a reference voltage; and a comparator arrangement configured to switch between said first and second directions of the constant current source when the voltage output by the variable voltage source reaches a lower threshold voltage or an upper threshold voltage and to output a signal in synchrony with said constant current direction switching. The signal is indicative of the mutual capacitance between the first and second nodes.Type: GrantFiled: June 26, 2019Date of Patent: May 17, 2022Assignee: Nordic Semiconductor ASAInventor: Bartosz Gajda
-
Publication number: 20210191451Abstract: A method is disclosed for producing an output clock signal with a target frequency using an oscillator circuit portion configured to receive a control value and produce an output clock signal with a frequency dependent on the control value. In one embodiment, the method comprises providing a first control value to the oscillator circuit portion corresponding to the target frequency, so as to cause the oscillator circuit portion to produce the output clock signal with a first frequency, comparing the output clock signal with a reference clock signal having a reference frequency to determine an offset between the first frequency and the target frequency, and providing a second control value to the oscillator circuit portion that differs from the first control value by a magnitude calculated with reference to the determined offset, to cause the oscillator circuit portion to produce the output clock signal with a second frequency.Type: ApplicationFiled: December 18, 2020Publication date: June 24, 2021Applicant: Nordic Semiconductor ASAInventors: Bartosz GAJDA, Frode PEDERSEN
-
Publication number: 20210117046Abstract: A circuit portion for indicating a mutual capacitance between a first and second node is provided. The circuit portion comprises a switchable constant current source arrangement configured to supply a first current to the first node in a first direction or a second current to the first node in a second, opposite direction; a variable voltage source configured to output a voltage to the second node so as to hold the first node at a reference voltage; and a comparator arrangement configured to switch between said first and second directions of the constant current source when the voltage output by the variable voltage source reaches a lower threshold voltage or an upper threshold voltage and to output a signal in synchrony with said constant current direction switching. The signal is indicative of the mutual capacitance between the first and second nodes.Type: ApplicationFiled: June 26, 2019Publication date: April 22, 2021Applicant: Nordic Semiconductor ASAInventor: Bartosz GAJDA
-
Publication number: 20200097034Abstract: An electronic device comprises at least one voltage regulating circuit portion connected to a first node and a current source connected to a second node. A detection circuit portion is arranged to determine whether an inductor is connected between the first and second nodes and to produce a ready signal indicative thereof. The voltage regulating circuit portion requires the inductor to be connected between the first and second nodes in order to operate.Type: ApplicationFiled: December 20, 2017Publication date: March 26, 2020Applicant: Nordic Semiconductor ASAInventors: Joar Olai RUSTEN, Bartosz GAJDA
-
Patent number: 10461713Abstract: A radio-frequency (RF) amplifier device comprises a signal input for receiving an RF electrical signal, a variable-gain amplifier for amplifying the received signal, and a signal output for outputting the amplified signal. The device has a binary input for switching a gain of the amplifier between a first level and the custom gain level. Configuration logic receives serialised data encoding a custom gain level at a serial input, and stores data representative of the custom gain level in a memory of the device. Gain-control logic reads the data representative of the custom gain level from the memory, and sets the gain of the amplifier to the first level or to the custom gain level in dependence on a state of the binary input.Type: GrantFiled: December 21, 2018Date of Patent: October 29, 2019Assignee: Nordic Semiconductor ASAInventors: David Alexandre Engelien-Lopes, Bartosz Gajda, Kjetil Holstad
-
Patent number: 9112513Abstract: A calibration system and method are disclosed that include a first bias current generator configured for generating a first bias current that is proportional to absolute temperature (PTAT) and a second bias current generator configured for generating a second bias current that is complementary to absolute temperature (CTAT). The first and second bias currents are copied, multiplied and then summed into a total output bias current, which can be used to bias an electronic circuit. A temperature coefficient is calibrated by changing a ratio of the first and second bias current contributions to the total output bias current, while maintaining the same total output bias current level for a given temperature.Type: GrantFiled: November 20, 2013Date of Patent: August 18, 2015Assignee: Atmel CorporationInventor: Bartosz Gajda
-
Publication number: 20150137896Abstract: A calibration system and method are disclosed that include a first bias current generator configured for generating a first bias current that is proportional to absolute temperature (PTAT) and a second bias current generator configured for generating a second bias current that is complementary to absolute temperature (CTAT). The first and second bias currents are copied, multiplied and then summed into a total output bias current, which can be used to bias an electronic circuit. A temperature coefficient is calibrated by changing a ratio of the first and second bias current contributions to the total output bias current, while maintaining the same total output bias current level for a given temperature.Type: ApplicationFiled: November 20, 2013Publication date: May 21, 2015Applicant: Atmel CorporationInventor: Bartosz Gajda