Patents by Inventor Bee Hong

Bee Hong has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11961775
    Abstract: In one example, a semiconductor device can comprise a substrate, a device stack, first and second internal interconnects, and an encapsulant. The substrate can comprise a first and second substrate sides opposite each other, a substrate outer sidewall between the first substrate side and the second substrate side, and a substrate inner sidewall defining a cavity between the first substrate side and the second substrate side. The device stack can be in the cavity and can comprise a first electronic device, and a second electronic device stacked on the first electronic device. The first internal interconnect can be coupled to the substrate and the device stack. The encapsulant can cover the substrate inner sidewall and the device stack and can fill the cavity. Other examples and related methods are disclosed herein.
    Type: Grant
    Filed: November 8, 2022
    Date of Patent: April 16, 2024
    Assignee: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Gyu Wan Han, Won Bae Bang, Ju Hyung Lee, Min Hwa Chang, Dong Joo Park, Jin Young Khim, Jae Yun Kim, Se Hwan Hong, Seung Jae Yu, Shaun Bowers, Gi Tae Lim, Byoung Woo Cho, Myung Jea Choi, Seul Bee Lee, Sang Goo Kang, Kyung Rok Park
  • Publication number: 20150283242
    Abstract: The present invention is directed to an improved effectiveness pharmaceutical carrier comprising anyone or a combination of edible or pharmaceutical acceptable fatty acids and anyone or a combination of non-ionic surfactants, which is capable of improving the bio-absorption of drugs with intermediate log P ranging from 2 to 4 (having poor solubility in both water and triglycerides) as well as those with high log P of more than 4.
    Type: Application
    Filed: June 18, 2015
    Publication date: October 8, 2015
    Applicant: Hovid Berhad
    Inventors: Bee Hong Ng, Wai Peng Choy, Jia Woei Wong, June Lay Choo Khoo, David Sue San Ho, Kah Hay Yuen
  • Publication number: 20100240753
    Abstract: The present invention is directed to an improved effectiveness pharmaceutical carrier comprising anyone or a combination of edible or pharmaceutical acceptable fatty acids and anyone or a combination of non-ionic surfactants, which is capable of improving the bio-absorption of drugs with intermediate log P ranging from 2 to 4 (having poor solubility in both water and triglycerides) as well as those with high log P of more than 4.
    Type: Application
    Filed: June 15, 2007
    Publication date: September 23, 2010
    Inventors: Bee Hong Ng, Wai Peng Choy, Jia Woei Wong, June Lay Choo Khoo, David Sue San Ho, Kah Hay Yuen
  • Publication number: 20070205489
    Abstract: Methods of fabricating isolation regions of semiconductor devices and structures thereof are disclosed. In a preferred embodiment, a semiconductor device includes a workpiece and at least one trench formed in the workpiece. The at least one trench includes sidewalls, a bottom surface, a lower portion, and an upper portion. A first liner is disposed over the sidewalls and the bottom surface of the at least one trench. A second liner is disposed over the first liner in the lower portion of the at least one trench. A first insulating material is disposed over the second liner in the lower portion of the at least one trench. A second insulating material is disposed over the first insulating material in the upper portion of the at least one trench. The first liner, the second liner, the first insulating material, and the second insulating material comprise an isolation region of the semiconductor device.
    Type: Application
    Filed: March 1, 2006
    Publication date: September 6, 2007
    Inventors: Armin Tilke, Marcus Culmsee, Chris Stapelmann, Bee Hong, Roland Hampp
  • Publication number: 20070059897
    Abstract: Methods of forming and structures for isolation structures for semiconductor devices are disclosed. The isolation structures are wider at the bottom than at the top, providing the ability to further scale the size of semiconductor devices. A first etch process is used to form a first trench portion, and a second etch process or an oxidation process is used to form a second trench portion beneath the first trench portion. The second trench portion is wider than the first trench portion. A liner may form during the first trench portion on the sidewalls of the first trench portion that protects the first trench portion sidewalls during the second etch process, in one embodiment. Alternatively, a liner may be deposited on the sidewalls of the first trench portion, in another embodiment.
    Type: Application
    Filed: September 9, 2005
    Publication date: March 15, 2007
    Inventors: Armin Tilke, Bee Hong
  • Publication number: 20070042588
    Abstract: In a method of fabricating a semiconductor device, a liner is deposited over a conductive region of a wafer and a stencil layer is deposited over the liner. The stencil layer and the liner are etched to form a stencil pattern for a conductive layer. A second liner is deposited over exposed surfaces of the stencil pattern, and the exposed horizontal surfaces of the second liner are removed by sputtering. A low-k dielectric layer is then deposited over the wafer, and the wafer is planarized down to the stencil pattern by chemical-mechanical polishing. The stencil pattern is removed with a wet etch to form an aperture in the wafer exposing the liner and remaining portions of the second liner. Metal is deposited in the aperture, and the surface of the wafer is replanarized by chemical-mechanical polishing to produce a planar surface for additional metallization layers that may be deposited.
    Type: Application
    Filed: August 16, 2005
    Publication date: February 22, 2007
    Inventors: Michael Beck, Bee Hong, Armin Tilke, Hermann Wendt