Patents by Inventor Been-Yih Jin

Been-Yih Jin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7193279
    Abstract: An embodiment is a non-planar MOS transistor structure including a strained channel region. The combination of a non-planar MOS transistor structure, and in particular an NMOS tri-gate transistor, with the benefits of a strained channel yields improved transistor drive current, switching speed, and decreased leakage current for a given gate length width versus a non-planar MOS structure with an unstrained channel or planar MOS structure including a strained channel.
    Type: Grant
    Filed: January 18, 2005
    Date of Patent: March 20, 2007
    Assignee: Intel Corporation
    Inventors: Brian S. Doyle, Suman Datta, Been-Yih Jin, Robert Chau
  • Patent number: 7180109
    Abstract: The present invention is a novel field effect transistor having a channel region formed from a narrow bandgap semiconductor film formed on an insulating substrate. A gate dielectric layer is formed on the narrow bandgap semiconductor film. A gate electrode is then formed on the gate dielectric. A pair of source/drain regions formed from a wide bandgap semiconductor film or a metal is formed on opposite sides of the gate electrode and adjacent to the low bandgap semiconductor film.
    Type: Grant
    Filed: August 18, 2004
    Date of Patent: February 20, 2007
    Assignee: Intel Corporation
    Inventors: Robert S. Chau, Doulgas Barlage, Been-Yih Jin
  • Patent number: 7176075
    Abstract: The present invention is a novel field effect transistor having a channel region formed from a narrow bandgap semiconductor film formed on an insulating substrate. A gate dielectric layer is formed on the narrow bandgap semiconductor film. A gate electrode is then formed on the gate dielectric. A pair of source/drain regions formed from a wide bandgap semiconductor film or a metal is formed on opposite sides of the gate electrode and adjacent to the low bandgap semiconductor film.
    Type: Grant
    Filed: January 6, 2005
    Date of Patent: February 13, 2007
    Assignee: Intel Corporation
    Inventors: Robert S. Chau, Doulgas Barlage, Been-Yih Jin
  • Publication number: 20060292776
    Abstract: An NMOS transistor may be formed with a biaxially strained silicon upper layer having a thickness of greater than 500 Angstroms. The resulting NMOS transistor may have good performance and may exhibit reduced self-heating. A PMOS transistor may be formed with both a biaxially and uniaxially strained silicon germanium layer. A source substrate bias applied to both NMOS and PMOS transistors can enhance their performance.
    Type: Application
    Filed: June 27, 2005
    Publication date: December 28, 2006
    Inventors: Been-Yih Jin, Robert Chau, Suman Datta, Brian Doyle, Jack Kavalieros, Justin Brask, Mark Doczy, Matthew Metz, Markus Kuhn, Marko Radosavlievic, M. Shaheed, Patrick Keys
  • Publication number: 20060261411
    Abstract: A semiconductor device comprising a semiconductor body having a top surface and laterally opposite sidewalls is formed on an insulating substrate. A gate dielectric layer is formed on the top surface of the semiconductor body and on the laterally opposite sidewalls of the semiconductor body. A gate electrode is formed on the gate dielectric on the top surface of the semiconductor body and is formed adjacent to the gate dielectric on the laterally opposite sidewalls of the semiconductor body. A thin film is then formed adjacent to the semiconductor body wherein the thin film produces a stress in the semiconductor body.
    Type: Application
    Filed: July 25, 2006
    Publication date: November 23, 2006
    Inventors: Scott Hareland, Robert Chau, Brian Doyie, Suman Datta, Been-Yih Jin
  • Patent number: 7138316
    Abstract: A method including forming a via dielectric layer on a semiconductor device substrate; forming a trench dielectric layer on the via dielectric layer; forming a trench through the trench dielectric layer to expose the via dielectric layer; forming a via in the via dielectric layer through the trench to expose the substrate; and forming a semiconductor material in the via and in the trench. An apparatus including a device substrate; a dielectric layer formed on a surface of the device substrate; and a device base formed on the dielectric layer including a crystalline structure derived from the device substrate.
    Type: Grant
    Filed: September 23, 2003
    Date of Patent: November 21, 2006
    Assignee: Intel Corporation
    Inventors: Been-Yih Jin, Brian S. Doyle, Scott A. Hareland, Mark L. Doczy, Matthew V. Metz, Boyan I. Boyanov, Suman Datta, Jack T. Kavalieros, Robert S. Chau
  • Publication number: 20060258072
    Abstract: The present invention relates to a Tunnel Field Effect Transistor (TFET), which utilizes angle implantation and amorphization to form asymmetric source and drain regions. The TFET further comprises a silicon germanium alloy epitaxial source region with a conductivity opposite that of the drain.
    Type: Application
    Filed: May 13, 2005
    Publication date: November 16, 2006
    Inventors: Jack Kavalieros, Matthew Metz, Gilbert Dewey, Been-Yih Jin, Justin Brask, Suman Datta, Robert Chau
  • Publication number: 20060157794
    Abstract: An embodiment is a non-planar MOS transistor structure including a strained channel region. The combination of a non-planar MOS transistor structure, and in particular an NMOS tri-gate transistor, with the benefits of a strained channel yields improved transistor drive current, switching speed, and decreased leakage current for a given gate length width versus a non-planar MOS structure with an unstrained channel or planar MOS structure including a strained channel.
    Type: Application
    Filed: March 9, 2006
    Publication date: July 20, 2006
    Inventors: Brian Doyle, Suman Datta, Been-Yih Jin, Robert Chau
  • Publication number: 20060157687
    Abstract: An embodiment is a non-planar MOS transistor structure including a strained channel region. The combination of a non-planar MOS transistor structure, and in particular an NMOS tri-gate transistor, with the benefits of a strained channel yields improved transistor drive current, switching speed, and decreased leakage current for a given gate length width versus a non-planar MOS structure with an unstrained channel or planar MOS structure including a strained channel.
    Type: Application
    Filed: January 18, 2005
    Publication date: July 20, 2006
    Inventors: Brian Doyle, Suman Datta, Been-Yih Jin, Robert Chau
  • Publication number: 20060081932
    Abstract: A method including forming a via dielectric layer on a semiconductor device substrate; forming a trench dielectric layer on the via dielectric layer; forming a trench through the trench dielectric layer to expose the via dielectric layer; forming a via in the via dielectric layer through the trench to expose the substrate; and forming a semiconductor material in the via and in the trench. An apparatus including a device substrate; a dielectric layer formed on a surface of the device substrate; and a device base formed on the dielectric layer including a crystalline structure derived from the device substrate.
    Type: Application
    Filed: December 1, 2005
    Publication date: April 20, 2006
    Inventors: Been-Yih Jin, Brian Doyle, Scott Hareland, Mark Doczy, Matthew Metz, Boyan Boyanov, Suman Datta, Jack Kavalieros, Robert Chau
  • Publication number: 20060033095
    Abstract: A non-planar tri-gate p-MOS transistor structure with a strained channel region and a non-planar tri-gate integrated strained complimentary metal-oxide-semiconductor (CMOS) structure are described. A relaxed Si1-x Gex layer is formed on the silicon-on-isolator (SOI) substrate. The relaxed Si1-x Gex layer is patterned and subsequently etched to form a fin on the oxide. The compressively stressed Si1-y Gey layer, having the Ge content y higher than the Ge content x in the relaxed Si1-xGex layer, is epitaxially grown on the fin. The Si1-y Gey layer covers the top and two sidewalls of the fin. The compressive stress in the Si1-y Gey layer substantially increases the hole mobility in a channel of the non-planar tri-gate p-MOS transistor structure.
    Type: Application
    Filed: August 10, 2004
    Publication date: February 16, 2006
    Inventors: Brian Doyle, Suman Datta, Been-Yih Jin, Nancy Zelick, Robert Chau
  • Publication number: 20050242406
    Abstract: A semiconductor device comprising a semiconductor body having a top surface and laterally opposite sidewalls is formed on an insulating substrate. A gate dielectric layer is formed on the top surface of the semiconductor body and on the laterally opposite sidewalls of the semiconductor body. A gate electrode is formed on the gate dielectric on the top surface of the semiconductor body and is formed adjacent to the gate dielectric on the laterally opposite sidewalls of the semiconductor body. A thin film is then formed adjacent to the semiconductor body wherein the thin film produces a stress in the semiconductor body.
    Type: Application
    Filed: June 30, 2005
    Publication date: November 3, 2005
    Inventors: Scott Hareland, Robert Chau, Brian Doyle, Suman Datta, Been-Yih Jin
  • Publication number: 20050211982
    Abstract: The invention provides a strained silicon layer with a reduced roughness. Reduced cross-hatching in the strained silicon layer may allow the reduced roughness.
    Type: Application
    Filed: March 23, 2004
    Publication date: September 29, 2005
    Inventors: Ryan Lei, Mohamad Shaheen, Chris Barns, Been-Yih Jin, Justin Brask
  • Publication number: 20050158970
    Abstract: Embodiments of the invention provide a method for effecting uniform silicon body height for silicon-on-insulator transistor fabrication. For one embodiment, a sacrificial oxide layer is disposed upon a semiconductor substrate. The oxide layer is etched to form a trench. The trench is then filled with a semiconductor material. The semiconductor material is then planarized with the remainder of the oxide layer and the remainder of the oxide layer is then removed. The semiconductor fins thus exposed are of uniform height to within a specified tolerance.
    Type: Application
    Filed: January 16, 2004
    Publication date: July 21, 2005
    Inventors: Robert Chau, Suman Datta, Brian Doyle, Been-Yih Jin
  • Publication number: 20050145944
    Abstract: Various embodiments of the invention relate to a PMOS device having a transistor channel of silicon germanium material on a substrate, a gate dielectric having a dielectric constant greater than that of silicon dioxide on the channel, a gate electrode conductor material having a work function in a range between a valence energy band edge and a conductor energy band edge for silicon on the gate dielectric, and a gate electrode semiconductor material on the gate electrode conductor material.
    Type: Application
    Filed: December 24, 2003
    Publication date: July 7, 2005
    Inventors: Anand Murthy, Boyan Boyanov, Suman Datta, Brian Doyle, Been-Yih Jin, Shaofeng Yu, Robert Chau
  • Publication number: 20050133866
    Abstract: The present invention is a novel field effect transistor having a channel region formed from a narrow bandgap semiconductor film formed on an insulating substrate. A gate dielectric layer is formed on the narrow bandgap semiconductor film. A gate electrode is then formed on the gate dielectric. A pair of source/drain regions formed from a wide bandgap semiconductor film or a metal is formed on opposite sides of the gate electrode and adjacent to the low bandgap semiconductor film.
    Type: Application
    Filed: January 6, 2005
    Publication date: June 23, 2005
    Inventors: Robert Chau, Doulgas Barlage, Been-Yih Jin
  • Patent number: 6909151
    Abstract: A semiconductor device comprising a semiconductor body having a top surface and laterally opposite sidewalls is formed on an insulating substrate. A gate dielectric layer is formed on the top surface of the semiconductor body and on the laterally opposite sidewalls of the semiconductor body. A gate electrode is formed on the gate dielectric on the top surface of the semiconductor body and is formed adjacent to the gate dielectric on the laterally opposite sidewalls of the semiconductor body. A thin film is then formed adjacent to the semiconductor body wherein the thin film produces a stress in the semiconductor body.
    Type: Grant
    Filed: June 27, 2003
    Date of Patent: June 21, 2005
    Assignee: Intel Corporation
    Inventors: Scott A. Hareland, Robert S. Chau, Brian S. Doyle, Suman Datta, Been-Yih Jin
  • Publication number: 20050124125
    Abstract: A method for forming a transistor includes forming a gate dielectric layer over a portion of a semiconductor substrate, the substrate being substantially free of silicon; defining a gate electrode over a portion of the gate dielectric layer; and introducing ions into the substrate proximate the gate electrode to define source and drain regions. A transistor includes a semiconductor substrate that is substantially free of silicon and a gate, dielectric layer over a portion of the substrate. The transistor can also include a gate electrode over a portion of the gate dielectric layer and introduce ions proximate the gate electrode, defining source and drain regions.
    Type: Application
    Filed: January 4, 2005
    Publication date: June 9, 2005
    Inventors: Been-Yih Jin, Reza Arghavani, Robert Chau
  • Patent number: 6900481
    Abstract: A method for forming a transistor includes forming a gate dielectric layer over a portion of a semiconductor substrate, the substrate being substantially free of silicon; defining a gate electrode over a portion of the gate dielectric layer; and introducing ions into the substrate proximate the gate electrode to define source and drain regions. A transistor includes a semiconductor substrate that is substantially free of silicon and a gate dielectric layer over a portion of the substrate. The transistor can also include a gate electrode over a portion of the gate dielectric layer and introduce ions proximate the gate electrode, defining source and drain regions.
    Type: Grant
    Filed: February 21, 2002
    Date of Patent: May 31, 2005
    Assignee: Intel Corporation
    Inventors: Been-Yih Jin, Reza Arghavani, Robert Chau
  • Publication number: 20050064616
    Abstract: A method including forming a via dielectric layer on a semiconductor device substrate; forming a trench dielectric layer on the via dielectric layer; forming a trench through the trench dielectric layer to expose the via dielectric layer; forming a via in the via dielectric layer through the trench to expose the substrate; and forming a semiconductor material in the via and in the trench. An apparatus including a device substrate; a dielectric layer formed on a surface of the device substrate; and a device base formed on the dielectric layer including a crystalline structure derived from the device substrate.
    Type: Application
    Filed: September 23, 2003
    Publication date: March 24, 2005
    Inventors: Been-Yih Jin, Brian Doyle, Scott Hareland, Mark Doczy, Matthew Metz, Boyan Boyanov, Suman Datta, Jack Kavalieros, Robert Chau