Patents by Inventor Benjamin McKee

Benjamin McKee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11612501
    Abstract: Systems, instruments, tools and methods for facilitating the removal of a knee or hip implants and other bone implants.
    Type: Grant
    Filed: October 18, 2019
    Date of Patent: March 28, 2023
    Assignee: Tightline Development, LLC.
    Inventors: John E. Pendleton, Daniel H. Hursh, Mary Katlyn Pitz, Benjamin McKee Stronach
  • Publication number: 20200121474
    Abstract: Systems, instruments, tools and methods for facilitating the removal of a knee or hip implants and other bone implants.
    Type: Application
    Filed: October 18, 2019
    Publication date: April 23, 2020
    Applicant: Tightline Development, LLC.
    Inventors: John E. Pendleton, Daniel H. Hursh, Mary Katlyn Pitz, Benjamin McKee Stronach
  • Patent number: 7930656
    Abstract: The present disclosure is directed a method for preparing photomask patterns. The method comprises receiving drawn pattern data for a design database. The drawn pattern data describes first device features and second device features, the second device features being associated with design specifications for providing a desired connectivity of the first device features to the second device features. At least a first plurality of the first device features have drawn patterns that will not result in sufficient coverage to effect the desired connectivity. Photomask patterns are formed for the first device features, wherein the photomask patterns for the first plurality of the first device features will result in the desired coverage. Integrated circuit devices formed using the principles of the present disclosure are also taught.
    Type: Grant
    Filed: November 14, 2007
    Date of Patent: April 19, 2011
    Assignee: Texas Instruments Incorporated
    Inventors: Thomas J. Aton, Carl A. Vickery, Frank Scott Johnson, James Walter Blatchford, Benjamen Michael Rathsack, Benjamin McKee
  • Publication number: 20090125865
    Abstract: The present disclosure is directed a method for preparing photomask patterns. The method comprises receiving drawn pattern data for a design database. The drawn pattern data describes first device features and second device features, the second device features being associated with design specifications for providing a desired connectivity of the first device features to the second device features. At least a first plurality of the first device features have drawn patterns that will not result in sufficient coverage to effect the desired connectivity. Photomask patterns are formed for the first device features, wherein the photomask patterns for the first plurality of the first device features will result in the desired coverage. Integrated circuit devices formed using the principles of the present disclosure are also taught.
    Type: Application
    Filed: November 14, 2007
    Publication date: May 14, 2009
    Inventors: Thomas J. Aton, Carl A. Vickery, Frank Scott Johnson, James Walter Blatchford, Benjamen Michael Rathsack, Benjamin McKee
  • Publication number: 20070052034
    Abstract: A method for manufacturing an integrated circuit 10 having transistors 20, 30 of two threshold voltages where protected transistor stacks 270 have a gate protection layer 220 that are formed with the use of a single additional mask step. Also, an integrated circuit 10 having at least one polysilicon gate transistor 20 and at least one FUSI metal gate transistor 30.
    Type: Application
    Filed: October 27, 2006
    Publication date: March 8, 2007
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Shaofeng Yu, Benjamin McKee
  • Publication number: 20070042535
    Abstract: A method for manufacturing an integrated circuit 10 having transistors 20, 30 of two threshold voltages where protected transistor stacks 270 have a gate protection layer 220 that are formed with the use of a single additional mask step. Also, an integrated circuit 10 having at least one polysilicon gate transistor 20 and at least one FUSI metal gate transistor 30.
    Type: Application
    Filed: October 27, 2006
    Publication date: February 22, 2007
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Shaofeng Yu, Benjamin McKee
  • Publication number: 20060270139
    Abstract: Methods are disclosed for semiconductor device fabrication in which dopants are selectively implanted into transistor gate structures to counteract or compensate for dopant depletion during subsequent fabrication processing. A patterned implant mask is formed over a semiconductor device, which exposes at least a portion of the gate structure and covers the remaining upper surfaces of the device. Thereafter, dopants are selectively implanted into the exposed gate structure.
    Type: Application
    Filed: August 4, 2006
    Publication date: November 30, 2006
    Inventors: F. Scott Johnson, Tad Grider, Benjamin McKee
  • Publication number: 20060270140
    Abstract: Methods are disclosed for semiconductor device fabrication in which dopants are selectively implanted into transistor gate structures to counteract or compensate for dopant depletion during subsequent fabrication processing. A patterned implant mask is formed over a semiconductor device, which exposes at least a portion of the gate structure and covers the remaining upper surfaces of the device. Thereafter, dopants are selectively implanted in to the exposed gate structure.
    Type: Application
    Filed: August 4, 2006
    Publication date: November 30, 2006
    Inventors: F. Scott Johnson, Tad Grider, Benjamin McKee
  • Publication number: 20060199324
    Abstract: A method for manufacturing an integrated circuit 10 having transistors 20, 30 of two threshold voltages where protected transistor stacks 270 have a gate protection layer 220 that are formed with the use of a single additional mask step. Also, an integrated circuit 10 having at least one polysilicon gate transistor 20 and at least one FUSI metal gate transistor 30.
    Type: Application
    Filed: March 7, 2005
    Publication date: September 7, 2006
    Inventors: Shaofeng Yu, Benjamin McKee
  • Publication number: 20050064673
    Abstract: A capacitive structure (10). The capacitive structure comprises a semiconductor base region (30) having an upper surface, a well (12) formed within the semiconductor base region and adjacent the upper surface, a first dielectric layer (38) adjacent at least a portion of the upper surface, and a polysilicon layer (16) adjacent the first dielectric layer. The well, the first dielectric layer, and the first polysilicon layer form a first capacitor and are aligned along a planar dimension. The capacitive structure further comprises a first conductive layer (201) positioned with at least a portion overlying at least a portion of the polysilicon layer, a second dielectric layer (202) adjacent the first conductive layer, and a second conductive layer (203) adjacent the second dielectric layer. The first conductive layer, the second dielectric layer, and the second conductive layer form a second capacitor and are aligned along the planar dimension.
    Type: Application
    Filed: September 24, 2003
    Publication date: March 24, 2005
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Edmund Burke, Benjamin McKee, Frank Johnson