Patents by Inventor Bernard Desrosiers

Bernard Desrosiers has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7856030
    Abstract: In a telecommunication system adapted to exchange n-bit frames according to a dynamic time division multiplexing access method for a maximum of N accessible channels, the use of a shadow time slot assignment table is eliminated by use of a circuit that includes (a) an n×p memory block to store a time slot assignment table which describes the different time slot assignments by specifying which logical channel each bit position of an n-bit frame belongs to, (b) a register having N fields with a granularity of one bit, each bit indicates the status of the corresponding logical channel associated thereto, and (c) a logic circuit connected to the memory block and register that enables or disables the transmission of the logical channel identifier to a time slot assignor depending on the status bit value.
    Type: Grant
    Filed: June 25, 2008
    Date of Patent: December 21, 2010
    Assignee: International Business Machines Corporation
    Inventors: Patrick Lampin, Catherine Godefroy, Bernard Desrosiers, Yves Langlois
  • Publication number: 20080253404
    Abstract: In a telecommunication system adapted to exchange n-bit frames according to a dynamic time division multiplexing access method for a maximum of N accessible channels, the use of a shadow time slot assignment table is eliminated by use of a circuit that includes (a) an n×p memory block to store a time slot assignment table which describes the different time slot assignments by specifying which logical channel each bit position of an n-bit frame belongs to, (b) a register having N fields with a granularity of one bit, each bit indicates the status of the corresponding logical channel associated thereto, and (c) a logic circuit connected to the memory block and register that enables or disables the transmission of the logical channel identifier to a time slot assignor depending on the status bit value.
    Type: Application
    Filed: June 25, 2008
    Publication date: October 16, 2008
    Applicant: International Business Machines Corporation
    Inventors: Patrick Lampin, Catherine Godefroy, Bernard Desrosiers, Yves Langlois
  • Patent number: 7415033
    Abstract: In a telecommunication system adapted to exchange n-bit frames according to a dynamic time division multiplexing access method for a maximum of N accessible channels, the use of a shadow time slot assignment table is eliminated by use of a circuit that includes (a) an n×p memory block to store a time slot assignment table which describes the different time slot assignments by specifying which logical channel each bit position of an n-bit frame belongs to, (b) a register having N fields with a granularity of one bit, each bit indicates the status of the corresponding logical channel associated thereto, and (c) a logic circuit connected to the memory block and register that enables or disables the transmission of the logical channel identifier to a time slot assignor depending on the status bit value.
    Type: Grant
    Filed: September 4, 2003
    Date of Patent: August 19, 2008
    Assignee: International Business Machines Corporation
    Inventors: Patrick Lampin, Catherine Godefroy, Bernard Desrosiers, Yves Langlois
  • Publication number: 20050053027
    Abstract: The invention relates to a telecommunication system split in a plurality of subsystems that is adapted to exchange n-bit frames there between according to the dynamic time division multiplexing (TDM) access method. According to that method, the time is split in time slots, each one corresponding to one among N logical channels, wherein N is the maximum number of logical channels that can be simultaneously opened. To each logical channel (X, . . . ) is associated an identifier (LC X, . . . ) coded on p bits. In accordance with the present invention, the improved circuit (30) first comprises a n×p memory block (31) to store the time slot assignment (TSA) table which describes the different time slot assignments by specifying which logical channel each bit position of the n-bit TDM frame (Bit1 to Bitn) it belongs to.
    Type: Application
    Filed: September 4, 2003
    Publication date: March 10, 2005
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Patrick Lampin, Catherine Godefroy, Bernard Desrosiers, Yves Langlois
  • Patent number: 6140946
    Abstract: A parallel to serial conversion circuit is disclosed. The circuit is used for converting parallel bits representing a plurality of words into serial bits. The circuit consists of storing means which comprises a plurality of word locations for temporarily storing the plurality of words at a parallel clock rate, and serialization means connected to the storing means for converting the parallel bits into serial bits at a serial clock rate. Each of the plurality of word locations is organized as a plurality of cells for storing each, one bit. Moreover the serialization means comprises parallel pointing means connected to the storing means for pointing to the plurality of words locations synchronously to the parallel clock, and serial pointing means also connected to the storing means for pointing to the plurality of cells synchronously to the serial clock.
    Type: Grant
    Filed: June 12, 1998
    Date of Patent: October 31, 2000
    Assignee: International Business Machines Corporation
    Inventors: Bernard Desrosiers, Pascal Henri Rene Marie Legras
  • Patent number: 5463574
    Abstract: An apparatus for executing argument reduction in the computation of F(x)=2**x-1 (with .vertline.x.vertline.<1), determining the value of xi and computing (x-xi) according to the IEEE 754 standard floating-point format having a first circuit arrangement operative to perform pipeline operations on a N bit mantissa; the output of the first circuit arrangement being connected to a normalizer circuit of N+4 bits whose three left-most inputs are tied to "zero" and whose three left-most out bits J(0:2) are output on a three-bits bus (J-BUS).
    Type: Grant
    Filed: July 29, 1993
    Date of Patent: October 31, 1995
    Assignee: International Business Machines Corporation
    Inventors: Bernard Desrosiers, Didier Louis, Didier Pinchon, Andre Steimle
  • Patent number: 5452241
    Abstract: A method for approximating mathematical functions using polynomial expansions is implemented in a numeric processing system. A partial remainder operation is set forth for high accuracy reduction of polynomials whose arguments are greater than pi/4. The method may be practiced in a processor having a bus of approximately half the width of the precision of the desired result. Temporary registers are utilized for the storage of intermediate results. Full bus width accuracy is obtained through successive half bus width operations.
    Type: Grant
    Filed: March 14, 1994
    Date of Patent: September 19, 1995
    Assignee: International Business Machines Corporation
    Inventors: Bernard Desrosiers, Louis Didier, Didier Pinchon, Andre Steimle
  • Patent number: 5337265
    Abstract: A numeric data coprocessor having an execution unit adapted to efficiently execute addition/subtraction operations on floating-point numbers in compliance with the IEEE standard 754. The mantissa adder carry out bit resulting from the operation on two operands X and Y is directly concatenated with the mantissa adder result in the mantissa output register to be the MSB thereof. Simultaneously, a 1 is added to the exponent of operand X or Y with the highest value. The final result is found after normalizing, regardless of whether the carry out bit is 1 or 0.In its hardware embodiment, taking for example the 80-bit double extended precision IEEE format, the mantissa output register has 68 positions. The 68th supplementary position is fed by the carry out bit generated by the mantissa adder at the "carry out" output. The "Force Carry" input of the exponent adder is activated by the control logic circuitry to add a 1 to the operand exponent with the highest value.
    Type: Grant
    Filed: November 24, 1992
    Date of Patent: August 9, 1994
    Assignee: International Business Machines Corporation
    Inventors: Bernard Desrosiers, Didier Louis, Andre Steimle