Patents by Inventor Bernd E. Kastenmeier

Bernd E. Kastenmeier has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9846758
    Abstract: A method of designing an integrated circuit is described. The integrated circuit comprises a plurality of circuit components, including one or more functional components and one or more tile shapes. A pcell instance may be defined to specify a functional component along with one or more tile shapes. The tile shapes are thus associated with the functional component. A netlist may be arranged to specify interconnections between the functional components of the integrated circuit as well as electrical interactions between the tile shapes and functional components. A computer program product for carrying out the method is also described.
    Type: Grant
    Filed: July 23, 2013
    Date of Patent: December 19, 2017
    Assignee: NXP USA, Inc.
    Inventors: Xavier Hours, David M. Grochowski, Bernd E. Kastenmeier, Karl Wimmer
  • Publication number: 20160132628
    Abstract: A method of designing an integrated circuit is described. The integrated circuit comprises a plurality of circuit components, including one or more functional components and one or more tile shapes. A pcell instance may be defined to specify a functional component along with one or more tile shapes. The tile shapes are thus associated with the functional component. A netlist may be arranged to specify interconnections between the functional components of the integrated circuit as well as electrical interactions between the tile shapes and functional components. A computer program product for carrying out the method is also described.
    Type: Application
    Filed: July 23, 2013
    Publication date: May 12, 2016
    Applicant: Freescale Semiconductor, Inc.
    Inventors: Xavier HOURS, David M. GROCHOWSKI, Bernd E. KASTENMEIER, Karl WIMMER
  • Patent number: 8987862
    Abstract: A device structure includes an inter-level dielectric, a via, a first conductive trench, and a second conductive trench. The inter-level dielectric has a top surface and a bottom surface. The via extends from the top surface to the bottom surface. The first conductive trench extends from the top surface to a first depth below the top surface. The second conductive trench extends from the top surface to a second depth below the top surface, wherein the second depth is above the bottom surface and below the first depth.
    Type: Grant
    Filed: January 12, 2011
    Date of Patent: March 24, 2015
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Bernd E. Kastenmeier, Raman E. Evazians
  • Publication number: 20120175733
    Abstract: A device structure includes an inter-level dielectric, a via, a first conductive trench, and a second conductive trench. The inter-level dielectric has a top surface and a bottom surface. The via extends from the top surface to the bottom surface. The first conductive trench extends from the top surface to a first depth below the top surface. The second conductive trench extends from the top surface to a second depth below the top surface, wherein the second depth is above the bottom surface and below the first depth.
    Type: Application
    Filed: January 12, 2011
    Publication date: July 12, 2012
    Inventors: BERND E. KASTENMEIER, Raman E. Evazians
  • Patent number: 7256148
    Abstract: A method for treating an edge portion of a wafer with a plasma or select chemical formulation in order to enhance adhesion characteristics and inhibit delamination of a layer of material from the wafer surface only on the edge portion that is being treated. Alternatively, the method may be utilized to effectuate a cleaning of an edge portion of a wafer.
    Type: Grant
    Filed: May 12, 2005
    Date of Patent: August 14, 2007
    Assignee: International Business Machines Corporation
    Inventors: Bernd E. Kastenmeier, Andreas Knorr
  • Patent number: 7214608
    Abstract: Methods for sealing an organic ILD layer and a metal layer after an etching step. The method includes etching through an ILD layer and leaving a remaining portion of an underlying metal layer cap, maintaining the device in an inert gas, and depositing at least a portion of a liner into the opening to seal the ILD layer and the metal layer. Subsequent processing may include formation of a via by etching through the portion of the liner and the remaining portion of the cap layer, and depositing a metal.
    Type: Grant
    Filed: July 29, 2004
    Date of Patent: May 8, 2007
    Assignee: International Business Machines Corporation
    Inventors: Matthew S. Angyal, Peter E. Biolsi, Lawrence A. Clevenger, Habib Hichri, Bernd E. Kastenmeier, Michael W. Lane, Jeffrey R. Marino, Vincent J. McGahay, Theodorus E. Standaert
  • Patent number: 6831363
    Abstract: An interconnect structure for a semiconductor device includes an organic, low dielectric constant (low-k) dielectric layer formed over a lower metallization level. A via formed is within the low-k dielectric layer, the via connecting a lower metallization line formed in the lower metallization level with an upper metallization line formed in an upper metallization level. The via is surrounded by a structural collar selected from a material having a coefficient of thermal expansion (CTE) so as to protect the via from shearing forces following a thermal expansion of the low-k dielectric layer.
    Type: Grant
    Filed: December 12, 2002
    Date of Patent: December 14, 2004
    Assignee: International Business Machines Corporation
    Inventors: Timothy J. Dalton, Sanjit K. Das, Brett H. Engel, Brian W. Herbst, Habib Hichri, Bernd E. Kastenmeier, Kelly Malone, Jeffrey R. Marino, Arthur Martin, Vincent J. McGahay, Ian D. Melville, Chandrasekhar Narayan, Kevin S. Petrarca, Richard P. Volant
  • Publication number: 20040113278
    Abstract: An interconnect structure for a semiconductor device includes an organic, low dielectric constant (low-k) dielectric layer formed over a lower metallization level. A via formed is within the low-k dielectric layer, the via connecting a lower metallization line formed in the lower metallization level with an upper metallization line formed in an upper metallization level. The via is surrounded by a structural collar selected from a material having a coefficient of thermal expansion (CTE) so as to protect the via from shearing forces following a thermal expansion of the low-k dielectric layer.
    Type: Application
    Filed: December 12, 2002
    Publication date: June 17, 2004
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Timothy J. Dalton, Sanjit K. Das, Brett H. Engel, Brian W. Herbst, Habib Hichri, Bernd E. Kastenmeier, Kelly Malone, Jeffrey R. Marino, Arthur Martin, Vincent J. McGahay, Ian D. Melville, Chandrasekhar Narayan, Kevin S. Petrarca, Richard P. Volant