Patents by Inventor Bernd Goebel

Bernd Goebel has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7141845
    Abstract: Memory cells each having a cell capacitor and a cell transistor, which are arranged in a vertical cell structure, are provided in the cell array of a DRAM. By means of a deep implantation or a shallow implantation and subsequent epitaxial growth of silicon, a buried source/drain layer is formed, from which lower source/drain regions of the cell transistors emerge. The upper edge of the buried source/drain layer can be aligned with respect to a lower edge of a gate electrode of the cell transistor and this results in a reduction of a gate/drain capacitance and also a leakage current between the gate electrode and the lower source/drain region. A body connection plate for the connection of the channel regions is applied to the substrate surface and contact holes are introduced into the body connection plate. Upper source/drain regions of the cell transistors are formed by implantation through the contact holes.
    Type: Grant
    Filed: July 23, 2004
    Date of Patent: November 28, 2006
    Assignee: Infineon Technologies AG
    Inventors: Dirk Manger, Till Schloesser, Rolf Weis, Bernd Goebel, Wolfgang Mueller
  • Patent number: 7109544
    Abstract: In a substrate vertical transistor cells are formed and are arranged, in a transistor cell array, row by row in an x direction and column by column in a y direction. Lower source/drain regions of the transistor cells are connected to a common connection plate. Upper source/drain regions of the transistor cells impart a contact connection for instance to a storage capacitor of a DRAM memory cell. Active trenches running between the transistor cells with word lines are formed along the x direction. The word lines form gate electrodes in sections. A potential at the gate electrode controls a conductive channel in an active region arranged in each case between the upper and the lower source/drain connection region. According to the invention, the active regions of adjacent transistor cells are sections of a contiguous layer body and are connected to one another.
    Type: Grant
    Filed: February 13, 2004
    Date of Patent: September 19, 2006
    Assignee: Infineon Technologies AG
    Inventors: Till Schloesser, Dirk Manger, Bernd Goebel
  • Patent number: 7066402
    Abstract: A Spraying assembly for spraying liquids for agricultural purposes is provided whose respective sprayer valves attached to a common liquid supply line are at least configured in the form of valve housings whose pair of valve channels share a common distributor bore. This distributor bore allows connecting the bodies of valve housings in one of two positions in order that, provided that they are connected using a t-shaped fitting, they may be arranged either with their valve bores lined up in rows extending to the front or rear of the liquid supply line, as well as ahead of or behind the liquid supply line and aligned parallel thereto. Since one embodiment also provides a rotatable pipe-T joint, the dual-sprayer-nozzle valve units may also be arranged beneath the liquid supply line, which yields a large number of opportunities for laying out the sprayer nozzles, in spite of the simple means available for connecting them.
    Type: Grant
    Filed: April 10, 2002
    Date of Patent: June 27, 2006
    Assignee: Lechler GmbH
    Inventors: Bernd Goebel, Norbert Mueller
  • Publication number: 20060134877
    Abstract: A buried conductive connection to a trench capacitor is formed in such a way that a contact area is provided between a conductive material layer which is arranged in the trench of the trench capacitor and contains a dopant and a semiconductor substrate between a first and a second predetermined trench depth, then dopant is outdiffused into the semiconductor substrate via the contact area by means of heating, in order to form the buried conductive connection in the semiconductor substrate, and afterward the conductive material layer containing the dopant is etched back into the trench as far as a third trench depth lying between the first and second predetermined trench depths, and the trench is covered with an insulation layer.
    Type: Application
    Filed: November 23, 2005
    Publication date: June 22, 2006
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Bernd Goebel, Dietmar Temmler, Arnd Scholz
  • Patent number: 7064373
    Abstract: A vertical memory cell comprises a storage capacitor, the inner electrode of which is formed in a deep trench, and a vertical selector transistor. The selection transistor has an upper source/drain region and a lower source/drain region, which has emerged by outdiffusion of a dopant from the inner electrode. A gate electrode, which in each case controls a current flow between two assigned source/drain regions, is formed, in segments, as a segment of an addressing line arranged row-wise in active trenches. The provision of an auxiliary structure in the active trenches enables the addressing lines to be vertically positioned in the active trenches independently of a depth of the active trenches. Leakage currents which occur in overlap regions of the addressing lines with the inner electrode or the lower source/drain region are reduced.
    Type: Grant
    Filed: April 23, 2004
    Date of Patent: June 20, 2006
    Assignee: Infineon Technologies AG
    Inventors: Bernd Goebel, Stefan Slesazeck
  • Patent number: 6977405
    Abstract: In order to fabricate a semiconductor memory, a trench capacitor is arranged in a first trench. Beside the first trench, a first longitudinal trench and, parallel on the other side of the first trench, a second longitudinal trench are arranged in the substrate. A first spacer word line is arranged in the first longitudinal trench and a second spacer word line is arranged in the second longitudinal trench. There are arranged in the first trench connecting webs between the first spacer word line and the second spacer word line which have a thickness which, in the direction of the first spacer word line, is less than half the width of the first trench in the direction of the first spacer word line.
    Type: Grant
    Filed: March 5, 2004
    Date of Patent: December 20, 2005
    Assignee: Infineon Technologies, AG
    Inventors: Jörn Lützen, Bernd Goebel, Dirk Schumann, Martin Gutsche, Harald Seidl, Martin Popp, Alfred Kersch, Werner Steinhögl
  • Patent number: 6930325
    Abstract: An integrated circuit arrangement that has an integrated test structure is provided. The integrated circuit arrangement includes a transistor array having vertical FET selection transistors electrically coupled to storage capacitors of an assigned memory cell array, the storage capacitors being formed vertically into the depth of a substrate in deep trenches. The test structure may enable a plurality of vertical FET selection transistors by a conductive electrode material embedded in an extended deep trench. With a test structure of this type, it is possible to evaluate characteristic values for leakage currents and capacitances at different semiconductor junctions and also between different sections of the integrated circuit arrangement and also to perform reliability stress tests.
    Type: Grant
    Filed: January 30, 2004
    Date of Patent: August 16, 2005
    Assignee: Infineon Technologies AG
    Inventors: Bernhard Kowalski, Andreas Felber, Valentin Rosskopf, Juergen Lindolf, Till Schloesser, Bernd Goebel
  • Publication number: 20050088895
    Abstract: Memory cells having a cell capacitor and a cell transistor, which are arranged in a vertical cell structure, are provided in the cell array of a DRAM. By means of a deep implantation or a shallow implantation with subsequent epitaxial growth of silicon, a buried source/drain layer is formed, from which lower source/drain regions of the cell transistors emerge. The upper edge of the buried source/drain layer can be aligned with respect to a lower edge of a gate electrode of the cell transistor, which consequently results in a reduction of a gate/drain capacitance and also a leakage current between the gate electrode and the lower source/drain region. A gate conductor layer structure is applied and there are formed, from the gate conductor layer structure, in a controlled transistor array, gate electrode structures of control transistors and, in the cell array, a body connection structure for the connection of body regions of the cell transistors.
    Type: Application
    Filed: July 23, 2004
    Publication date: April 28, 2005
    Inventors: Dirk Manger, Till Schloesser, Rolf Weis, Bernd Goebel, Wolfgang Mueller, Joachim Nuetzel, Klaus Muemmler
  • Publication number: 20050083724
    Abstract: Memory cells each having a cell capacitor and a cell transistor, which are arranged in a vertical cell structure, are provided in the cell array of a DRAM. By means of a deep implantation or a shallow implantation and subsequent epitaxial growth of silicon, a buried source/drain layer is formed, from which lower source/drain regions of the cell transistors emerge. The upper edge of the buried source/drain layer can be aligned with respect to a lower edge of a gate electrode of the cell transistor and this results in a reduction of a gate/drain capacitance and also a leakage current between the gate electrode and the lower source/drain region. A body connection plate for the connection of the channel regions is applied to the substrate surface and contact holes are introduced into the body connection plate. Upper source/drain regions of the cell transistors are formed by implantation through the contact holes.
    Type: Application
    Filed: July 23, 2004
    Publication date: April 21, 2005
    Inventors: Dirk Manger, Till Schloesser, Rolf Weis, Bernd Goebel, Wolfgang Mueller
  • Publication number: 20050040398
    Abstract: An integrated circuit arrangement which has vertical FET selection transistors and storage capacitors in each case of a transistor array and of an assigned memory cell array, said storage capacitors being formed vertically into the depth of a substrate in deep trenches a test structure is integrated, which enables a plurality of vertical FET selection transistors with one another by a conductive electrode material embedded in an extended deep trench With a test structure of this type, it is possible to evaluate characteristic values for leakage currents and capacitances at different semiconductor junctions and also between different sections of the integrated circuit arrangement and also to perform reliability stress tests.
    Type: Application
    Filed: January 30, 2004
    Publication date: February 24, 2005
    Inventors: Bernhard Kowalski, Andreas Felber, Valentin Rosskopf, Juergen Lindolf, Till Schloesser, Bernd Goebel
  • Publication number: 20050036392
    Abstract: A vertical memory cell comprises a storage capacitor, the inner electrode of which is formed in a deep trench, and a vertical selector transistor. The selection transistor has an upper source/drain region and a lower source/drain region, which has emerged by outdiffusion of a dopant from the inner electrode. A gate electrode, which in each case controls a current flow between two assigned source/drain regions, is formed, in segments, as a segment of an addressing line arranged row-wise in active trenches. The provision of an auxiliary structure in the active trenches enables the addressing lines to be vertically positioned in the active trenches independently of a depth of the active trenches. Leakage currents which occur in overlap regions of the addressing lines with the inner electrode or the lower source/drain region are reduced.
    Type: Application
    Filed: April 23, 2004
    Publication date: February 17, 2005
    Inventors: Bernd Goebel, Stefan Slesazeck
  • Patent number: 6853023
    Abstract: A semiconductor memory cell configuration includes dynamic memory cells respectively having a trench capacitor and a vertical selection transistor, the memory cells being disposed in matrix form, the trench capacitors and the associated vertical selection transistors following one another in each case in the form of rows and/or columns.
    Type: Grant
    Filed: January 31, 2003
    Date of Patent: February 8, 2005
    Assignee: Infineon Technologies AG
    Inventors: Bernd Goebel, Jörn Lützen, Martin Popp, Harald Seidl
  • Publication number: 20050017103
    Abstract: A Spraying assembly for spraying liquids for agricultural purposes is provided whose respective sprayer valves attached to a common liquid supply line are at least configured in the form of valve housings whose pair of valve channels share a common distributor bore. This distributor bore allows connecting the bodies of valve housings in one of two positions in order that, provided that they are connected using a t-shaped fitting, they may be arranged either with their valve bores lined up in rows extending to the front or rear of the liquid supply line, as well as ahead of or behind the liquid supply line and aligned parallel thereto. Since one embodiment also provides a rotatable pipe-T joint, the dual-sprayer-nozzle valve units may also be arranged beneath the liquid supply line, which yields a large number of opportunities for laying out the sprayer nozzles, in spite of the simple means available for connecting them.
    Type: Application
    Filed: April 10, 2002
    Publication date: January 27, 2005
    Inventors: Bernd Goebel, Mueller Norbert
  • Publication number: 20050001257
    Abstract: In a substrate vertical transistor cells are formed and are arranged, in a transistor cell array, row by row in an x direction and column by column in a y direction. Lower source/drain regions of the transistor cells are connected to a common connection plate. Upper source/drain regions of the transistor cells impart a contact connection for instance to a storage capacitor of a DRAM memory cell. Active trenches running between the transistor cells with word lines are formed along the x direction. The word lines form gate electrodes in sections. A potential at the gate electrode controls a conductive channel in an active region arranged in each case between the upper and the lower source/drain connection region. According to the invention, the active regions of adjacent transistor cells are sections of a contiguous layer body and are connected to one another.
    Type: Application
    Filed: February 13, 2004
    Publication date: January 6, 2005
    Inventors: Till Schloesser, Dirk Manger, Bernd Goebel
  • Publication number: 20040201055
    Abstract: In order to fabricate a semiconductor memory, a trench capacitor is arranged in a first trench. Beside the first trench, a first longitudinal trench and, parallel on the other side of the first trench, a second longitudinal trench are arranged in the substrate. A first spacer word line is arranged in the first longitudinal trench and a second spacer word line is arranged in the second longitudinal trench. There are arranged in the first trench connecting webs between the first spacer word line and the second spacer word line which have a thickness which, in the direction of the first spacer word line, is less than half the width of the first trench in the direction of the first spacer word line.
    Type: Application
    Filed: March 5, 2004
    Publication date: October 14, 2004
    Inventors: Jorn Lutzen, Bernd Goebel, Dirk Schumann, Martin Gutsche, Harald Seidl, Martin Popp, Alfred Kersch, Werner Steinhogl
  • Patent number: 6750095
    Abstract: A method of producing an integrated circuit having a vertical MOS transistor includes doping a substrate to form a layer adjacent to its surface and forming a lower doped layer serving as the transistor's first source/drain region. The transistor's channel region is formed by doping a central layer above the lower layer. A second source/drain region is formed by doping an upper layer above the central layer. The upper, central and lower layers form a layer sequence having opposed first and second faces. A connecting structure is formed on the first face to electrically connect the channel region and the substrate. The connecting structure laterally adjoins at least the central layer and the lower layer, and extends into the substrate. A gate dielectric and adjacent gate electrode are formed on the second face.
    Type: Grant
    Filed: May 29, 2001
    Date of Patent: June 15, 2004
    Assignee: Infineon Technologies AG
    Inventors: Emmerich Bertagnoll, Franz Hofmann, Bernd Goebel, Wolfgang Roesner
  • Publication number: 20040063321
    Abstract: A known lithographic method is used to remove a thin mask layer, particularly a Si3N4 liner, on one side of a depression in a semiconductor configuration having a depression. An ion beam is directed obliquely onto the depression at an angle, which removes the thin mask layer in irradiated regions.
    Type: Application
    Filed: September 30, 2003
    Publication date: April 1, 2004
    Inventors: Bernd Goebel, Peter Moll, Harald Seidl, Martin Gutsche
  • Publication number: 20030169629
    Abstract: A semiconductor memory cell configuration includes dynamic memory cells respectively having a trench capacitor and a vertical selection transistor, the memory cells being disposed in matrix form, the trench capacitors and the associated vertical selection transistors following one another in each case in the form of rows and/or columns.
    Type: Application
    Filed: January 31, 2003
    Publication date: September 11, 2003
    Inventors: Bernd Goebel, Jorn Lutzen, Martin Popp, Harald Seidl
  • Patent number: 6586795
    Abstract: Memory cells each include one transistor and one capacitor. A memory node of the capacitor is disposed in a first indentation, while a gate electrode of the transistor is disposed in a second indentation. An upper source/drain region, a channel region, and a lower source/drain region of the transistor are disposed above one another and each adjoin both a first flank of the first indentation and the second indentation. At least a portion of the first flank is provided with a capacitor dielectric, which in the region of the lower source/drain region has a recess, in which the memory node adjoins the lower source/drain region. The second indentation of a first one of the memory cells can adjoin the memory node that is disposed in the first indentation of a second one of the memory cells. The second indentations can be parts of word line trenches, which extend transversely to insulation trenches.
    Type: Grant
    Filed: June 4, 2001
    Date of Patent: July 1, 2003
    Assignee: Infineon Technologies AG
    Inventors: Bernd Goebel, Emmerich Bertagnolli
  • Patent number: 6579758
    Abstract: Buried straps are produced on one side in deep trench structures. A PVD process is used to deposit masking material in the recess inclined at an angle. As a result, a masking wedge is produced on the buried strap, on one side in the base region of the recess. The masking wedge serves as a mask during a subsequent anisotropic etching step, which is carried out selectively with respect to the masking wedge, for removing the buried strap on one side.
    Type: Grant
    Filed: July 1, 2002
    Date of Patent: June 17, 2003
    Assignee: Infineon Technologies AG
    Inventors: Bernd Göbel, Martin Gutsche, Alfred Kersch, Werner Steinhögl