Patents by Inventor Bernhard Dobler

Bernhard Dobler has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7795669
    Abstract: In accordance with an embodiment, a FinFET device includes: one or more fins, a dummy fin, a gate line, a gate contact landing pad, and a gate contact element. Each of the fins extends in a first direction above a substrate. The dummy fin extends in parallel with the fins in the first direction above the substrate. The gate line extends in a second direction above the substrate, and partially wraps around the fins. The gate contact landing pad is positioned adjacent to or above the dummy fin and electrically coupled to the gate line. The gate contact element is electrically coupled to the gate contact landing pad and is positioned to the top surface thereof.
    Type: Grant
    Filed: May 30, 2007
    Date of Patent: September 14, 2010
    Assignee: Infineon Technologies AG
    Inventors: Georg Georgakos, Bernhard Dobler
  • Patent number: 7709962
    Abstract: A layout structure is provided with a conducting line extending in a conducting line direction, the conducting line being arranged within a substrate area, a fill element being arranged within the substrate area at a predetermined distance from the conducting line, the fill element having a fill element axis extending perpendicularly to a side of the fill element in a fill element direction, an angle between the conducting line direction and the fill element direction being greater than 0° and smaller than 90°.
    Type: Grant
    Filed: October 27, 2006
    Date of Patent: May 4, 2010
    Assignee: Infineon Technologies AG
    Inventors: Alexander Nielsen, Bernhard Dobler, Georg Georgakos
  • Publication number: 20080296681
    Abstract: In accordance with an embodiment, a FinFET device includes: one or more fins, a dummy fin, a gate line, a gate contact landing pad, and a gate contact element. Each of the fins extends in a first direction above a substrate. The dummy fin extends in parallel with the fins in the first direction above the substrate. The gate line extends in a second direction above the substrate, and partially wraps around the fins. The gate contact landing pad is positioned adjacent to or above the dummy fin and electrically coupled to the gate line. The gate contact element is electrically coupled to the gate contact landing pad and is positioned to the top surface thereof.
    Type: Application
    Filed: May 30, 2007
    Publication date: December 4, 2008
    Applicant: INFINEON TECHNOLOGIES AGAM CAMPEON
    Inventors: Georg Georgakos, Bernhard Dobler
  • Patent number: 7458053
    Abstract: A multi-pass method for designing at least a portion of a circuit layout on a substrate is provided which includes receiving or generating a first level frame including an electrical component; generating a fill pattern on the first level frame outside of a forbidden area of said first level frame; generating a next level frame, the next level frame including the first level frame and a next level fill area outside of the first level frame; and adding a conductor to the next level frame. The conductor is connected to the electrical component, a first portion of the conductor is in the first level frame and a second portion of the conductor is in the next level fill area.
    Type: Grant
    Filed: August 16, 2006
    Date of Patent: November 25, 2008
    Assignee: Infineon Technologies AG
    Inventors: Erwin Ruderer, Walther Lutz, Bernhard Dobler
  • Patent number: 7453125
    Abstract: A multiple gate field-effect transistor is built from an overlapping mesh assembly. The assembly comprises a first layer comprising a semiconductor material formed into at least one fin, at least one source, and at least one drain. The first layer comprises a portion of a first mesh, electrically separated from the rest of the mesh. Similarly, a second layer is formed over the first layer and electrically isolated from the first layer, the second layer being electrically conductive and comprising a gate for the at least on fin of the transistor. The second layer comprises a portion of a second mesh offset from the first mesh and overlapping the first mesh, the second layer of the MuGFET device electrically separated from the rest of the second mesh.
    Type: Grant
    Filed: April 24, 2007
    Date of Patent: November 18, 2008
    Assignee: Infineon Technologies AG
    Inventors: Alexander Nielsen, Bernhard Dobler, Georg Georgakos, Ralf Weber
  • Publication number: 20080265290
    Abstract: A multiple gate field-effect transistor is built from an overlapping mesh assembly. The assembly comprises a first layer comprising a semiconductor material formed into at least one fin, a least one source, and at least one drain. The first layer comprises a portion of a first mesh, electrically separated from the rest of the mesh. Similarly, a second layer is formed over the first layer and electrically isolated from the first layer, the second layer being electrically conductive and comprising a gate for the at least one fin of the transistor. The second layer comprises a portion of a second mesh offset from the first mesh and overlapping the first mesh, the second layer of the MuGFET device electrically separated from the rest of the second mesh.
    Type: Application
    Filed: April 24, 2007
    Publication date: October 30, 2008
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Alexander Nielsen, Bernhard Dobler, Georg Georgakos, Ralf Weber
  • Publication number: 20080099790
    Abstract: A layout structure is provided with a conducting line extending in a conducting line direction, the conducting line being arranged within a substrate area, a fill element being arranged within the substrate area at a predetermined distance from the conducting line, the fill element having a fill element axis extending perpendicularly to a side of the fill element in a fill element direction, an angle between the conducting line direction and the fill element direction being greater than 0° and smaller than 90°.
    Type: Application
    Filed: October 27, 2006
    Publication date: May 1, 2008
    Inventors: Alexander Nielsen, Bernhard Dobler, Georg Georgakos
  • Publication number: 20080046853
    Abstract: A multi-pass method for designing at least a portion of a circuit layout on a substrate is provided which includes receiving or generating a first level frame including an electrical component; generating a fill pattern on the first level frame outside of a forbidden area of said first level frame; generating a next level frame, the next level frame including the first level frame and a next level fill area outside of the first level frame; and adding a conductor to the next level frame. The conductor is connected to the electrical component, a first portion of the conductor is in the first level frame and a second portion of the conductor is in the next level fill area.
    Type: Application
    Filed: August 16, 2006
    Publication date: February 21, 2008
    Applicant: Infineon Technologies AG
    Inventors: Erwin Ruderer, Walther Lutz, Bernhard Dobler