Patents by Inventor Bernhard Kick

Bernhard Kick has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190251219
    Abstract: Determining simulation test coverage for a design of an electronic circuit, where graph-based verification tools are used to verify functional correctness of said design. A test coverage is determined from specified coverage points, and hardware test coverage is measured based on the occurrence of selected events. A specification for simulation test scenarios, and a hardware design language specification for the design comprising hardware events are provided. A list of event groups belonging to one simulation test scenario is created. For each group a temporal property coverage checker in the simulation model is generated that comprises a switch to enable or disable it.
    Type: Application
    Filed: February 14, 2018
    Publication date: August 15, 2019
    Inventors: JOERG BEHREND, FRANZISKA GEISERT, HOLGER HORBACH, KLAUS KEUERLEBER, BERNHARD KICK, KARIN REBMANN
  • Publication number: 20170039071
    Abstract: The invention relates to a method for predicting branch instructions in a processor and a processor configured for this method. The processor includes an execution unit, an instruction fetch unit and a branch prediction unit. The execution unit is configured for executing machine instructions of a binary computer program. The branch prediction unit is configured for predicting the behavior of branch instructions executed by the execution unit. The instruction fetch unit is configured for fetching and pipelining instructions to be executed by the execution unit.
    Type: Application
    Filed: August 5, 2015
    Publication date: February 9, 2017
    Inventors: Wolfgang Gellerich, Bernhard Kick, Gerrit Koch, Chung-Lung K. Shum
  • Publication number: 20170039072
    Abstract: The invention relates to a method for predicting branch instructions in a processor and a processor configured for this method. The processor includes an execution unit, an instruction fetch unit and a branch prediction unit. The execution unit is configured for executing machine instructions of a binary computer program. The branch prediction unit is configured for predicting the behavior of branch instructions executed by the execution unit. The instruction fetch unit is configured for fetching and pipelining instructions to be executed by the execution unit.
    Type: Application
    Filed: November 2, 2015
    Publication date: February 9, 2017
    Inventors: Wolfgang Gellerich, Bernhard Kick, Gerrit Koch, Chung-Lung K. Shum
  • Patent number: 9262626
    Abstract: A computer processor receives a plurality of execution items corresponding to a computer process. The computer processor allocates a first memory portion corresponding to a first stack, wherein the first stack corresponds to a first class of execution items. The computer processor allocates a second memory portion corresponding to a second stack, wherein the second stack corresponds to a second class of execution items. The computer processor identifies a first execution item of the plurality of execution items and determining a class corresponding to the first execution item.
    Type: Grant
    Filed: June 18, 2014
    Date of Patent: February 16, 2016
    Assignee: International Business Machines Corporation
    Inventors: Joerg Deutschle, Wolfgang Gellerich, Bernhard Kick, Gerrit Koch
  • Patent number: 9245110
    Abstract: A computer processor receives a plurality of execution items corresponding to a computer process. The computer processor allocates a first memory portion corresponding to a first stack, wherein the first stack corresponds to a first class of execution items. The computer processor allocates a second memory portion corresponding to a second stack, wherein the second stack corresponds to a second class of execution items. The computer processor identifies a first execution item of the plurality of execution items and determining a class corresponding to the first execution item.
    Type: Grant
    Filed: December 17, 2013
    Date of Patent: January 26, 2016
    Assignee: International Business Machines Corporation
    Inventors: Joerg Deutschle, Wolfgang Gellerich, Bernhard Kick, Gerrit Koch
  • Publication number: 20150169868
    Abstract: A computer processor receives a plurality of execution items corresponding to a computer process. The computer processor allocates a first memory portion corresponding to a first stack, wherein the first stack corresponds to a first class of execution items. The computer processor allocates a second memory portion corresponding to a second stack, wherein the second stack corresponds to a second class of execution items. The computer processor identifies a first execution item of the plurality of execution items and determining a class corresponding to the first execution item.
    Type: Application
    Filed: December 17, 2013
    Publication date: June 18, 2015
    Applicant: International Business Machines Corporation
    Inventors: Joerg Deutschle, Wolfgang Gellerich, Bernhard Kick, Gerrit Koch
  • Publication number: 20150169869
    Abstract: A computer processor receives a plurality of execution items corresponding to a computer process. The computer processor allocates a first memory portion corresponding to a first stack, wherein the first stack corresponds to a first class of execution items. The computer processor allocates a second memory portion corresponding to a second stack, wherein the second stack corresponds to a second class of execution items. The computer processor identifies a first execution item of the plurality of execution items and determining a class corresponding to the first execution item.
    Type: Application
    Filed: June 18, 2014
    Publication date: June 18, 2015
    Inventors: Joerg Deutschle, Wolfgang Gellerich, Bernhard Kick, Gerrit Koch