Patents by Inventor Bernhard Kowalski

Bernhard Kowalski has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6930325
    Abstract: An integrated circuit arrangement that has an integrated test structure is provided. The integrated circuit arrangement includes a transistor array having vertical FET selection transistors electrically coupled to storage capacitors of an assigned memory cell array, the storage capacitors being formed vertically into the depth of a substrate in deep trenches. The test structure may enable a plurality of vertical FET selection transistors by a conductive electrode material embedded in an extended deep trench. With a test structure of this type, it is possible to evaluate characteristic values for leakage currents and capacitances at different semiconductor junctions and also between different sections of the integrated circuit arrangement and also to perform reliability stress tests.
    Type: Grant
    Filed: January 30, 2004
    Date of Patent: August 16, 2005
    Assignee: Infineon Technologies AG
    Inventors: Bernhard Kowalski, Andreas Felber, Valentin Rosskopf, Juergen Lindolf, Till Schloesser, Bernd Goebel
  • Patent number: 6930324
    Abstract: An array process diagnosis test structure for an integrated circuit including a transistor array composed of vertical FET memory cell access transistors, which are formed into the depth of a substrate in the form of active webs which run parallel in the lateral direction of the circuit is disclosed. Memory cell storage capacitors in the array test structure are formed in deep trenches on the end faces of those sections of the active webs which form the vertical FET transistors. Word lines are arranged along the webs and along parallel intersecting bit lines of the array, outside of which, and on two mutually opposite edges, are located a first and second word line comb. The wordline combs are offset and connected alternately to different word lines. In addition, a first and a second bit line comb are formed on the two other opposing edges of the transistor array mutually offset and each connected to different bit lines.
    Type: Grant
    Filed: December 31, 2003
    Date of Patent: August 16, 2005
    Assignee: Infineon Technologies AG
    Inventors: Bernhard Kowalski, Andreas Felber, Valentin Rosskopf, Till Schloesser, Juergen Lindolf
  • Publication number: 20050040398
    Abstract: An integrated circuit arrangement which has vertical FET selection transistors and storage capacitors in each case of a transistor array and of an assigned memory cell array, said storage capacitors being formed vertically into the depth of a substrate in deep trenches a test structure is integrated, which enables a plurality of vertical FET selection transistors with one another by a conductive electrode material embedded in an extended deep trench With a test structure of this type, it is possible to evaluate characteristic values for leakage currents and capacitances at different semiconductor junctions and also between different sections of the integrated circuit arrangement and also to perform reliability stress tests.
    Type: Application
    Filed: January 30, 2004
    Publication date: February 24, 2005
    Inventors: Bernhard Kowalski, Andreas Felber, Valentin Rosskopf, Juergen Lindolf, Till Schloesser, Bernd Goebel
  • Patent number: 6838724
    Abstract: A transistor array has vertical FET transistors each connected to a storage capacitor of a memory cell array. Gate electrode strips, which form word lines, of the transistors are located on both sides of active webs running parallel to one another and are connected to a superimposed metal plane by word line or CS contacts. To insulate these word line contacts from the other elements of the transistor array and of the cell array, the word line contacts are located in deep trenches that are introduced into the webs.
    Type: Grant
    Filed: November 20, 2003
    Date of Patent: January 4, 2005
    Assignee: Infineon Technologies AG
    Inventors: Bernhard Kowalski, Andreas Felber, Valentin Rosskopf, Till Schlösser, Jürgen Lindolf
  • Publication number: 20040245569
    Abstract: An array process diagnosis test structure for an integrated circuit including a transistor array composed of vertical FET memory cell access transistors, which are formed into the depth of a substrate in the form of active webs which run parallel in the lateral direction of the circuit is disclosed. Memory cell storage capacitors in the array test structure are formed in deep trenches on the end faces of those sections of the active webs which form the vertical FET transistors. Word lines are arranged along the webs and along parallel intersecting bit lines of the array, outside of which, and on two mutually opposite edges, are located a first and second word line comb. The wordline combs are offset and connected alternately to different word lines. In addition, a first and a second bit line comb are formed on the two other opposing edges of the transistor array mutually offset and each connected to different bit lines.
    Type: Application
    Filed: December 31, 2003
    Publication date: December 9, 2004
    Inventors: Bernhard Kowalski, Andreas Felber, Valentin Rosskopf, Till Schloesser, Juergen Lindolf
  • Publication number: 20040104418
    Abstract: A transistor array has vertical FET transistors each connected to a storage capacitor of a memory cell array. Gate electrode strips, which form word lines, of the transistors are located on both sides of active webs running parallel to one another and are connected to a superimposed metal plane by word line or CS contacts. To insulate these word line contacts from the other elements of the transistor array and of the cell array, the word line contacts are located in deep trenches that are introduced into the webs.
    Type: Application
    Filed: November 20, 2003
    Publication date: June 3, 2004
    Inventors: Bernhard Kowalski, Andreas Felber, Valentin Rosskopf, Till Schlosser, Jurgen Lindolf