Patents by Inventor Bharat N. Zaveri

Bharat N. Zaveri has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5918031
    Abstract: A microarchitecture that accommodates divergent instruction sets having different data sizes and addressing modes utilizes a mechanism for translating a generic flow for an instruction into specific operations at run-time. These generic flows use a special class of micro-ops (uops), called "super-uops" (or "Suops)" which are translated into a variable number of regular (i.e., simple) uops. A first-level decoder translates macroinstructions into either simple micro-ops or one or more super-uops which represent one or more sequences of one or more simple uops. A second-level decoder is responsible for converting the super-uops into the appropriate micro-op sequence based upon a set of arguments associated with the super-uop and attributes of the macroinstruction.
    Type: Grant
    Filed: December 18, 1996
    Date of Patent: June 29, 1999
    Assignee: Intel Corporation
    Inventors: Michael J. Morrison, Andrew Paul Kelm, Nazar A. Zaidi, Bharat N. Zaveri