Patents by Inventor Bhaskar Nagabhirava

Bhaskar Nagabhirava has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12261044
    Abstract: Various embodiments herein relate to methods, apparatus, and systems that utilize a multi-layer hardmask in the context of patterning a semiconductor substrate using extreme ultraviolet photoresist. The multi-layer hardmask includes (1) an upper layer that includes a metal-containing material such as a metal oxide, a metal nitride, or a metal oxynitride, and (2) a lower layer that includes an inorganic dielectric silicon-containing material. Together, these layers of the multi-layer hardmask provide excellent etch selectivity and reduce formation of defects such as microbridges and line breaks. Certain embodiments relate to deposition of the multi-layer hardmask. Other embodiments relate to etching of the multi-layer hardmask. Some embodiments involve both deposition and etching of the multi-layer hardmask.
    Type: Grant
    Filed: February 23, 2021
    Date of Patent: March 25, 2025
    Assignees: Lam Research Corporation, International Business Machines Corporation
    Inventors: Bhaskar Nagabhirava, Phillip Friddle, Ekimini Anuja De Silva, Jennifer Church, Dominik Metzler, Nelson Felix
  • Patent number: 12237175
    Abstract: Methods of patterning vias and trenches using a polymerization protective liner after forming a lower patterned mask layer used for etching trenches on a semiconductor substrate prior to forming an upper patterned mask layer used for etching vias are provided. Methods involve forming a polymerization protective liner either nonconformally or conformally using silicon tetrachloride and methane polymerization. Polymerization protective liners may be sacrificial.
    Type: Grant
    Filed: June 3, 2020
    Date of Patent: February 25, 2025
    Assignees: Lam Research Corporation, International Business Machines Corporation
    Inventors: Bhaskar Nagabhirava, Phillip Friddle, Michael Goss, Yann Mignot, Dominik Metzler
  • Publication number: 20230343593
    Abstract: Various embodiments herein relate to methods, apparatus, and systems that utilize a multi-layer hardmask in the context of patterning a semiconductor substrate using extreme ultraviolet photoresist. The multi-layer hardmask includes (1) an upper layer that includes a metal-containing material such as a metal oxide, a metal nitride, or a metal oxynitride, and (2) a lower layer that includes an inorganic dielectric silicon-containing material. Together, these layers of the multi-layer hardmask provide excellent etch selectivity and reduce formation of defects such as microbridges and line breaks. Certain embodiments relate to deposition of the multi-layer hardmask. Other embodiments relate to etching of the multi-layer hardmask. Some embodiments involve both deposition and etching of the multi-layer hardmask.
    Type: Application
    Filed: February 23, 2021
    Publication date: October 26, 2023
    Inventors: Bhaskar NAGABHIRAVA, Phillip FRIDDLE, Ekimini Anuja DE SILVA, Jennifer CHURCH, Dominik METZLER, Nelson FELIX
  • Publication number: 20220238349
    Abstract: Methods of patterning vias and trenches using a polymerization protective liner after forming a lower patterned mask layer used for etching trenches on a semiconductor substrate prior to forming an upper patterned mask layer used for etching vias are provided. Methods involve forming a polymerization protective liner either nonconformally or conformally using silicon tetrachloride and methane polymerization. Polymerization protective liners may be sacrificial.
    Type: Application
    Filed: June 3, 2020
    Publication date: July 28, 2022
    Inventors: Bhaskar Nagabhirava, Phillip Friddle, Michael Goss, Yann Mignot, Dominik Metzler
  • Patent number: 10541141
    Abstract: A method for selectively etching an etch layer with respect to a mask is provided. An etch process is provided comprising a plurality of etch cycles, wherein each etch cycle comprises providing a deposition phase and an etch phase. The deposition phase comprises providing a flow of a deposition phase gas, comprising a fluorocarbon or hydrofluorocarbon containing gas and an oxygen containing gas with a fluorocarbon or hydrofluorocarbon to oxygen ratio, providing a RF power, which forms the deposition phase gas into a plasma, and stopping the deposition phase. The etch phase, comprises providing a flow of an etch phase gas, comprising a fluorocarbon or hydrofluorocarbon containing gas and an oxygen containing gas with a fluorocarbon or hydrofluorocarbon to oxygen ratio that is lower than the fluorocarbon or hydrofluorocarbon to oxygen ratio of the deposition phase gas, providing a RF power, and stopping the etch phase.
    Type: Grant
    Filed: July 25, 2018
    Date of Patent: January 21, 2020
    Assignee: Lam Research Corporation
    Inventors: Adarsh Basavalingappa, Peng Wang, Bhaskar Nagabhirava, Michael Goss, Prabhakara Gopaladasu, Randolph Knarr, Stefan Schmitz, Phil Friddle
  • Publication number: 20180330959
    Abstract: A method for selectively etching an etch layer with respect to a mask is provided. An etch process is provided comprising a plurality of etch cycles, wherein each etch cycle comprises providing a deposition phase and an etch phase. The deposition phase comprises providing a flow of a deposition phase gas, comprising a fluorocarbon or hydrofluorocarbon containing gas and an oxygen containing gas with a fluorocarbon or hydrofluorocarbon to oxygen ratio, providing a RF power, which forms the deposition phase gas into a plasma, and stopping the deposition phase. The etch phase, comprises providing a flow of an etch phase gas, comprising a fluorocarbon or hydrofluorocarbon containing gas and an oxygen containing gas with a fluorocarbon or hydrofluorocarbon to oxygen ratio that is lower than the fluorocarbon or hydrofluorocarbon to oxygen ratio of the deposition phase gas, providing a RF power, and stopping the etch phase.
    Type: Application
    Filed: July 25, 2018
    Publication date: November 15, 2018
    Inventors: Adarsh BASAVALINGAPPA, Peng WANG, Bhaskar NAGABHIRAVA, Michael GOSS, Prabhakara GOPALADASU, Randolph KNARR, Stefan SCHMITZ, Phil FRIDDLE
  • Patent number: 10037890
    Abstract: A method for selectively etching an etch layer with respect to a mask is provided. An etch process is provided comprising a plurality of etch cycles, wherein each etch cycle comprises providing a deposition phase and an etch phase. The deposition phase comprises providing a flow of a deposition phase gas, comprising a fluorocarbon or hydrofluorocarbon containing gas and an oxygen containing gas with a fluorocarbon or hydrofluorocarbon to oxygen ratio, providing a RF power, which forms the deposition phase gas into a plasma, and stopping the deposition phase. The etch phase, comprises providing a flow of an etch phase gas, comprising a fluorocarbon or hydrofluorocarbon containing gas and an oxygen containing gas with a fluorocarbon or hydrofluorocarbon to oxygen ratio that is lower than the fluorocarbon or hydrofluorocarbon to oxygen ratio of the deposition phase gas, providing a RF power, and stopping the etch phase.
    Type: Grant
    Filed: October 11, 2016
    Date of Patent: July 31, 2018
    Assignee: Lam Research Corporation
    Inventors: Adarsh Basavalingappa, Peng Wang, Bhaskar Nagabhirava, Michael Goss, Prabhakara Gopaladasu, Randolph Knarr, Stefan Schmitz, Phil Friddle
  • Patent number: 10002773
    Abstract: A method for selectively etching trenches in a silicon oxide containing layer with an organic planarization layer is provided. Processing the silicon oxide layer comprises a plurality of process cycles, wherein each etch cycle comprises a deposition phase, comprising providing a flow of a deposition phase gas comprising a fluorocarbon or hydrofluorocarbon containing gas with a fluorine to carbon ratio, providing a constant RF power, which forms the deposition phase gas into a plasma, and stopping the deposition phase and an etch phase, comprising providing a flow of an etch phase gas comprising a fluorocarbon or hydrofluorocarbon containing gas with a fluorine to carbon ratio that is higher than the fluorine to carbon ratio of the deposition phase gas, providing a pulsed RF power, which forms the etch phase gas into a plasma, and stopping the etch phase.
    Type: Grant
    Filed: October 11, 2016
    Date of Patent: June 19, 2018
    Assignee: Lam Research Corporation
    Inventors: Bhaskar Nagabhirava, Adarsh Basavalingappa, Peng Wang, Prabhakara Gopaladasu, Michael Goss
  • Publication number: 20180102253
    Abstract: A method for selectively etching an etch layer with respect to a mask is provided. An etch process is provided comprising a plurality of etch cycles, wherein each etch cycle comprises providing a deposition phase and an etch phase. The deposition phase comprises providing a flow of a deposition phase gas, comprising a fluorocarbon or hydrofluorocarbon containing gas and an oxygen containing gas with a fluorocarbon or hydrofluorocarbon to oxygen ratio, providing a RF power, which forms the deposition phase gas into a plasma, and stopping the deposition phase. The etch phase, comprises providing a flow of an etch phase gas, comprising a fluorocarbon or hydrofluorocarbon containing gas and an oxygen containing gas with a fluorocarbon or hydrofluorocarbon to oxygen ratio that is lower than the fluorocarbon or hydrofluorocarbon to oxygen ratio of the deposition phase gas, providing a RF power, and stopping the etch phase.
    Type: Application
    Filed: October 11, 2016
    Publication date: April 12, 2018
    Inventors: Adarsh BASAVALINGAPPA, Peng WANG, Bhaskar NAGABHIRAVA, Michael GOSS, Prabhakara GOPALADASU, Randolph KNARR, Stefan SCHMITZ, Phil FRIDDLE
  • Publication number: 20180102257
    Abstract: A method for selectively etching trenches in a silicon oxide containing layer with an organic planarization layer is provided. Processing the silicon oxide layer comprises a plurality of process cycles, wherein each etch cycle comprises a deposition phase, comprising providing a flow of a deposition phase gas comprising a fluorocarbon or hydrofluorocarbon containing gas with a fluorine to carbon ratio, providing a constant RF power, which forms the deposition phase gas into a plasma, and stopping the deposition phase and an etch phase, comprising providing a flow of an etch phase gas comprising a fluorocarbon or hydrofluorocarbon containing gas with a fluorine to carbon ratio that is higher than the fluorine to carbon ratio of the deposition phase gas, providing a pulsed RF power, which forms the etch phase gas into a plasma, and stopping the etch phase.
    Type: Application
    Filed: October 11, 2016
    Publication date: April 12, 2018
    Inventors: Bhaskar NAGABHIRAVA, Adarsh BASAVALINGAPPA, Peng WANG, Prabhakara GOPALADASU, Michael Goss
  • Patent number: 9412609
    Abstract: A method for selectively etching silicon nitride with respect to silicon oxide is provided. An oxygen free silicon nitride etch gas comprising H2 and either CF4 or CXHYFZ (X?1, Y?1, Z?1) is provided. An RF power is provided to form the etch gas into a plasma, wherein the silicon nitride is exposed to the plasma.
    Type: Grant
    Filed: May 29, 2015
    Date of Patent: August 9, 2016
    Assignee: Lam Research Corporation
    Inventors: Bhaskar Nagabhirava, Seongjun Heo, Chih-Hsiang Wu, Ying-Ren Chen
  • Publication number: 20150155176
    Abstract: A method and integrated circuit structure. The method includes reducing sidewall height nonuniformity in sidewall image transfer processes by depositing an organic planarization layer over the integrated circuit structure after sidewall definition, mandrel removal, and etch of exposed portions of a first underlying layer in a sidewall image transfer process that is thick enough to cover one or more first sidewalls having a first height and one or more second sidewalls having a second height with the first height greater than the second height, removing a part of the organic planarization layer leaving a first depth of the one or more first sidewalls exposed, removing the exposed first depth of the one or more first sidewalls, and removing the remaining organic planarization layer.
    Type: Application
    Filed: December 3, 2013
    Publication date: June 4, 2015
    Applicants: Lam Research Corporation, STMicroelectronics, Inc.
    Inventors: Yann MIGNOT, Bhaskar NAGABHIRAVA
  • Patent number: 8906810
    Abstract: An all-in-one trench-over-via etch wherein etching of a low-k material beneath a metal hard mask of titanium nitride containing material is carried out in alternating steps of (a) etching the low-k material while maintaining chuck temperature at about 45 to 80° C. and (b) metal hard mask rounding and Ti-based residues removal while maintaining chuck temperature at about 90 to 130° C.
    Type: Grant
    Filed: May 7, 2013
    Date of Patent: December 9, 2014
    Assignee: Lam Research Corporation
    Inventors: Ananth Indrakanti, Bhaskar Nagabhirava, Alan Jensen, Tom Choi
  • Publication number: 20140335697
    Abstract: An all-in-one trench-over-via etch wherein etching of a low-k material beneath a metal hard mask of titanium nitride containing material is carried out in alternating steps of (a) etching the low-k material while maintaining chuck temperature at about 45 to 80° C. and (b) metal hard mask rounding and Ti-based residues removal while maintaining chuck temperature at about 90 to 130° C.
    Type: Application
    Filed: May 7, 2013
    Publication date: November 13, 2014
    Applicant: Lam Research Corporation
    Inventors: Ananth Indrakanti, Bhaskar Nagabhirava, Alan Jensen, Tom Choi
  • Patent number: 8668835
    Abstract: A multi-step etch process wherein elliptical via openings and trench openings are formed in a dielectric layer includes supporting a multi-layer film stack on a temperature controlled electrostatic chuck in a plasma etch reactor. The multi-layer film stack has a dielectric layer and a patterned metal hard mask layer above the dielectric layer. An etchant gas is supplied to the plasma etch reactor. The etchant gas is energized into a plasma state, and via openings in a photo resist are transferred into a planarization layer and then into elliptical portions of the trench openings in a patterned hard mask layer while maintaining the chuck at a temperature of about 30 to 50° C. The elliptical openings are extended into a lower layer of the hard mask and into an underlying dielectric layer while maintaining the chuck at a temperature of 20° C. or below.
    Type: Grant
    Filed: January 23, 2013
    Date of Patent: March 11, 2014
    Assignee: Lam Research Corporation
    Inventors: Ananth Indrakanti, Bhaskar Nagabhirava