Patents by Inventor Bindi A. Prasad

Bindi A. Prasad has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6598103
    Abstract: A method and apparatus for transferring data between bus agents in a computer system. The present invention includes transmitting a control signal, from a first agent to a second agent, via a first transfer protocol; and, transmitting data corresponding to the control signal, from the first agent to the second agent, via a second transfer protocol. In one embodiment, the control signals are transmitted from the first agent to the second agent via a synchronous transmission with respect to a bus clock; and, the data is transmitted via an asynchronous transmission with respect to the bus clock, which has a data width greater than the synchronous transmission. In addition, in one embodiment of the present invention, the synchronous transmission is a common clock data transfer protocol, and the asynchronous transmission is a source clock data transfer protocol.
    Type: Grant
    Filed: November 6, 2001
    Date of Patent: July 22, 2003
    Assignee: Intel Corporation
    Inventors: Peter D. MacWilliams, William S. Wu, Dilip K. Sampath, Bindi A. Prasad
  • Publication number: 20020065967
    Abstract: A method and apparatus for transferring data between bus agents in a computer system. The present invention includes transmitting a control signal, from a first agent to a second agent, via a first transfer protocol; and, transmitting data corresponding to the control signal, from the first agent to the second agent, via a second transfer protocol. In one embodiment, the control signals are transmitted from the first agent to the second agent via a synchronous transmission with respect to a bus clock; and, the data is transmitted via an asynchronous transmission with respect to the bus clock, which has a data width greater than the synchronous transmission. In addition, in one embodiment of the present invention, the synchronous transmission is a common clock data transfer protocol, and the asynchronous transmission is a source clock data transfer protocol.
    Type: Application
    Filed: November 6, 2001
    Publication date: May 30, 2002
    Inventors: Peter D. MacWilliams, William S. Wu, Dilip K. Sampath, Bindi A. Prasad
  • Patent number: 6336159
    Abstract: A method and apparatus for transferring data between bus agents in a computer system. The present invention includes transmitting a control signal, from a first agent to a second agent, via a first transfer protocol; and, transmitting data corresponding to the control signal, from the first agent to the second agent, via a second transfer protocol. In one embodiment, the control signals are transmitted from the first agent to the second agent via a synchronous transmission with respect to a bus clock; and, the data is transmitted via an asynchronous transmission with respect to the bus clock, which has a data width greater than the synchronous transmission. In addition, in one embodiment of the present invention, the synchronous transmission is a common clock data transfer protocol, and the asynchronous transmission is a source clock data transfer protocol.
    Type: Grant
    Filed: January 13, 1998
    Date of Patent: January 1, 2002
    Assignee: Intel Corporation
    Inventors: Peter D. MacWilliams, William S. Wu, Dilip K. Sampath, Bindi A. Prasad
  • Patent number: 6209072
    Abstract: A source synchronous interface between a master device and slave device is described. A master device having a plurality of deskew latches is coupled to a slave device via a bus. The master device communicates commands and first timing information to the slave device via the bus. In response, the slave device communicates data and second timing information to the master device via the bus. When data is communicated from the slave device to the master device, the data is stored in one of the plurality of deskew latches until accessed by the master device. The plurality of deskew latches ensure that the master device will always read valid data for the full range of skew of the first and second timing information.
    Type: Grant
    Filed: May 6, 1997
    Date of Patent: March 27, 2001
    Assignee: Intel Corporation
    Inventors: Peter MacWilliams, Bindi Prasad, Manoji Khare, Dilip Sampath
  • Patent number: 6202125
    Abstract: A computer system having a processor-cache protocol supporting multiple cache configurations is described. The computer system has a processor having a cache control circuit to control multiple cache memory circuits. The processor including its cache control circuit is coupled to a cache bus. A second level cache memory is also coupled to the cache bus. The cache control circuit controls the second level cache by issuing commands that are executed by the second level cache.
    Type: Grant
    Filed: May 6, 1997
    Date of Patent: March 13, 2001
    Assignee: Intel Corporation
    Inventors: Dan Patterson, Bindi Prasad, Gurbir Singh, Peter MacWilliams, Steve Hunt, Phil G. Lee
  • Patent number: 6012118
    Abstract: A split transaction bus in a computer system that permits out-of-order replies in a pipelined manner using an additional bus for use in the response phase.
    Type: Grant
    Filed: October 20, 1997
    Date of Patent: January 4, 2000
    Assignee: Intel Corporation
    Inventors: Muthurajan Jayakumar, Sunny C. Huang, Peter D. MacWilliams, William S. Wu, Stephen Pawlowski, Bindi A. Prasad
  • Patent number: 5964856
    Abstract: In a microprocessor system having a bus clock running at a bus clock rate, a method for reducing an idle interval between a first data transfer and a second data transfer, the method comprising the steps of:providing a first strobe signal and a second strobe signal for synchronizing said first and second data transfers with the bus clock;a pre-driving the first strobe signal before the first data transfer, the first strobe signal running at the bus clock rate during the first data transfer; andpre-driving one of the first and second strobe signals before the second data transfer, said one of the first and second strobe signals running at the bus clock rate during the second data transfer.
    Type: Grant
    Filed: September 30, 1997
    Date of Patent: October 12, 1999
    Assignee: Intel Corporation
    Inventors: William S. Wu, Leonard Schultz, Dilip K. Sampath, Muthurajan Jayakumar, Bindi A. Prasad