Patents by Inventor Bing-Shiun Wang

Bing-Shiun Wang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240230720
    Abstract: A detection device includes a substrate and a die. The substrate provides a first voltage. The die is disposed adjacent to the substrate. The die includes a plurality of resistor paths, a selection circuit, an ADC (Analog-to-Digital Converter), and a digital circuit. The selection circuit selects one of the resistor paths as a target path. The target path provides a second voltage. The ADC generates a digital signal according to the first voltage and the second voltage. The digital circuit processes the digital signal.
    Type: Application
    Filed: January 5, 2023
    Publication date: July 11, 2024
    Inventors: Long-Kun YU, Zi-Ren LIU, Ching-Wen CHENG, Hsun-Wei PAO, Wai-Ling CHENG, Ping CHEN, Jie-Fan LAI, Yeng-Ming TZENG, Hung-Chuan CHEN, Chia-Hua CHOU, Bing-Shiun WANG, Chia-Lung CHUANG, Duen-Yi HO, Che-Chi HUANG
  • Patent number: 8705313
    Abstract: A double data rate pseudo SRAM (DDR PSRAM) is provided. The DDR PSRAM includes a data receiver, a memory and an address decoder. The data receiver receives a first single data rate data from a controller via a common bus according to a clock. The address decoder decodes the first single data rate data to obtain an address of the memory. The data receiver stores the double data rate data into the address of the memory. The DDR PSRAM also includes a data transmitter and a data strobe generating unit. The data transmitter obtains data stored in the address of the memory and provides a double data rate data to the controller according to the obtained data, and the data strobe generating unit a data strobe signal to the controller and toggling the data strobe signal in response to the double data rate data.
    Type: Grant
    Filed: October 15, 2013
    Date of Patent: April 22, 2014
    Assignee: Mediatek Inc.
    Inventors: Chih-Hsin Lin, Tsung-Huang Chen, Bing-Shiun Wang, Jen-Pin Su
  • Publication number: 20140043925
    Abstract: A double data rate pseudo SRAM (DDR PSRAM) is provided. The DDR PSRAM includes a data receiver, a memory and an address decoder. The data receiver receives a first single data rate data from a controller via a common bus according to a clock. The address decoder decodes the first single data rate data to obtain an address of the memory. The data receiver stores the double data rate data into the address of the memory. The DDR PSRAM also includes a data transmitter and a data strobe generating unit. The data transmitter obtains data stored in the address of the memory and provides a double data rate data to the controller according to the obtained data, and the data strobe generating unit a data strobe signal to the controller and toggling the data strobe signal in response to the double data rate data.
    Type: Application
    Filed: October 15, 2013
    Publication date: February 13, 2014
    Applicant: MediaTek Inc.
    Inventors: Chih-Hsin LIN, Tsung-Huang CHEN, Bing-Shiun WANG, Jen-Pin SU
  • Patent number: 8649210
    Abstract: A double data rate pseudo SRAM (DDR PSRAM) is provided. The DDR PSRAM includes a data receiver, a memory and an address decoder. The data receiver receives a first single data rate data from a controller via a common bus according to a clock, and receives a double data rate data from the controller via the common bus according to a data strobe signal from the controller. The address decoder decodes the first single data rate data to obtain an address of the memory. The data receiver stores the double data rate data into the address of the memory.
    Type: Grant
    Filed: February 23, 2012
    Date of Patent: February 11, 2014
    Assignee: Mediatek Inc.
    Inventors: Chih-Hsin Lin, Tsung-Huang Chen, Bing-Shiun Wang, Jen-Pin Su
  • Patent number: 8593902
    Abstract: A controller for a DDR PSRAM is provided. The controller includes a single rate processing unit, a double rate processing unit and a selector. The signal rate processing unit obtains a single data rate data according to a first data and a first clock. The double rate processing unit obtains a double data rate data according to a second data and a second clock that is two times the frequency of the first clock. The selector selectively provides any of the single data rate data and the double data rate data to the DDR PSRAM via a common bus according to a control signal.
    Type: Grant
    Filed: December 5, 2011
    Date of Patent: November 26, 2013
    Assignee: Mediatek Inc.
    Inventors: Chih-Hsin Lin, Tsung-Huang Chen, Bing-Shiun Wang, Jen-Pin Su
  • Publication number: 20130058175
    Abstract: A double data rate pseudo SRAM (DDR PSRAM) is provided. The DDR PSRAM includes a data receiver, a memory and an address decoder. The data receiver receives a first single data rate data from a controller via a common bus according to a clock, and receives a double data rate data from the controller via the common bus according to a data strobe signal from the controller. The address decoder decodes the first single data rate data to obtain an address of the memory. The data receiver stores the double data rate data into the address of the memory.
    Type: Application
    Filed: February 23, 2012
    Publication date: March 7, 2013
    Applicant: MEDIATEK INC.
    Inventors: Chih-Hsin LIN, Tsung-Huang CHEN, Bing-Shiun WANG, Jen-Pin SU
  • Publication number: 20130058174
    Abstract: A controller for a DDR PSRAM is provided. The controller includes a single rate processing unit, a double rate processing unit and a selector. The signal rate processing unit obtains a single data rate data according to a first data and a first clock. The double rate processing unit obtains a double data rate data according to a second data and a second clock that is two times the frequency of the first clock. The selector selectively provides any of the single data rate data and the double data rate data to the DDR PSRAM via a common bus according to a control signal.
    Type: Application
    Filed: December 5, 2011
    Publication date: March 7, 2013
    Applicant: MediaTek Inc.
    Inventors: Chih-Hsin LIN, Tsung-Huang CHEN, Bing-Shiun WANG, Jen-Pin SU
  • Publication number: 20100050184
    Abstract: A multitasking processor and a task switching method thereof are provided. The task switching method includes following steps. A first task is executed by the multitasking processor, wherein the first task contains a plurality of switching-point instructions. An interrupt event occurs. Accordingly, the multitasking processor temporarily stops executing the first task and starts to execute a second task. The multitasking processor executes a handling process of the interrupt event and sets a switching flag. After finishing the handling process of the interrupt event, the multitasking processor does not perform task switching but continues to execute the first task, and the multitasking processor only performs task switching to execute the second task when it reaches a switching-point instruction in the first task.
    Type: Application
    Filed: January 15, 2009
    Publication date: February 25, 2010
    Applicants: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE, NATIONAL CHIAO TUNG UNIVERSITY
    Inventors: Tay-Jyi Lin, Pao-Jui Huang, Chih-Wei Liu, Shin-Kai Chen, Bing-Shiun Wang