Patents by Inventor Bing W. Shen

Bing W. Shen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5334548
    Abstract: A dRAM memory cell structure and a method for forming the same is disclosed. Each memory cell is formed at a pillar, where the storage plate is an inversion region created by a field plate surrounding all sides of each pillar and separated therefrom by a storage dielectric film. The field plate is formed in a grid shape, and is disposed at the bottom of the trenches surrounding the array of pillars to serve as the fixed plate for all storage capacitors in the array. At the top of each pillar is a diffusion to which the bit lines are connected. Disposed in the trench above the field plate and extending in one direction are word lines. Each word line is formed of a polysilicon filament onto which tungsten is deposited by way of selective CVD.
    Type: Grant
    Filed: July 30, 1993
    Date of Patent: August 2, 1994
    Assignee: Texas Instruments Incorporated
    Inventors: Bing W. Shen, William F. Richardson, Robert R. Doering
  • Patent number: 5300450
    Abstract: A DRAM memory cell structure and a method for forming the same is disclosed. Each memory cell is formed at a pillar, where the storage plate is an inversion region created by a field plate surrounding all sides of each pillar and separated therefrom by a storage dielectric film. The field plate is formed in a grid shape, and is disposed at the bottom of the trenches surrounding the array of pillars to serve as the fixed plate for all storage capacitors in the array. At the top of each pillar is a diffusion to which the bit lines are connected. Disposed in the trench above the field plate and extending in one direction are word lines. Each word line is formed of a polysilicon filament onto which tungsten is deposited by way of selective CVD.
    Type: Grant
    Filed: September 25, 1992
    Date of Patent: April 5, 1994
    Assignee: Texas Instruments Incorporated
    Inventors: Bing W. Shen, William F. Richardson, Robert R. Doering
  • Patent number: 5106776
    Abstract: A dRAM memory cell structure and a method for forming the same is disclosed. Each memory cell is formed at a pillar, where the storage plate is an inversion region created by a field plate surrounding all sides of each pillar and separated therefrom by a storage dielectric film. The field plate is formed in a grid shape, and is disposed at the bottom of the trenches surrounding the array of pillars to serve as the fixed plate for all storage capacitors in the array. At the top of each pillar is a diffusion to which the bit lines are connected. Disposed in the trench above the field plate and extending in one direction are word lines. Each word line is formed of a polysilicon filament onto which tungsten is deposited by way of selective CVD.
    Type: Grant
    Filed: May 15, 1991
    Date of Patent: April 21, 1992
    Assignee: Texas Instruments Incorporated
    Inventors: Bing W. Shen, William F. Richardson, Robert R. Doering
  • Patent number: 5103276
    Abstract: A dRAM memory cell structure and a method for forming the same is disclosed. Each memory cell is formed at a pillar, where the storage plate is an inversion region created by a field plate surrounding all sides of each pillar and separated therefrom by a storage dielectric film. The field plate is formed in a grid shape, and is disposed at the bottom of the trenches surrounding the array of pillars to serve as the fixed plate for all storage capacitors in the array. At the top of each pillar is a diffusion to which the bit lines are connected. Disposed in the trench above the field plate and extending in one direction are word lines. Each word line is formed of a polysilicon filament onto which tungsten is deposited by way of selective CVD.
    Type: Grant
    Filed: June 1, 1988
    Date of Patent: April 7, 1992
    Assignee: Texas Instruments Incorporated
    Inventors: Bing W. Shen, William F. Richardson, Robert R. Doering
  • Patent number: 4958212
    Abstract: An improved memory cell layout (54) is formed including a trench cell (60) formed in a semiconductor substrate (58). The memory cell layout (54) includes a bitline (56) and a wordline (62) for storing and accessing charge. The charge is stored on a capacitor formed from a conductor (68), an insulating region (70) and a semiconductor substrate (58). Bitline (56) is primarily tangential to a trench cell (60), or may surround the periphery thereof. A wordline (62) overlies trench cell (60) and extends therein, and further may be formed of a width narrower than trench cell (60).
    Type: Grant
    Filed: December 30, 1988
    Date of Patent: September 18, 1990
    Assignee: Texas Instruments Incorporated
    Inventors: Clarence W. Teng, William F. Richardson, Robert R. Doering, Ashwin H. Shah, Bing W. Shen, Mark Bordelon
  • Patent number: 4888820
    Abstract: A capacitor, and a method for making the same, are disclosed, wherein one plate of the capacitor comprises silicon. The dielectric material of the capacitor includes a silicon nitride layer disposed adjacent the silicon plate, and a layer of yttrium oxide disposed thereover. The second plate of the capacitor is formed over the yttrium oxide layer. The silicon nitride provides a barrier to the diffusion of silicon into the yttrium oxide film if the structure is heated, providing for a high dielectric constant capacitor dielectric which has improved leakage characteristics.
    Type: Grant
    Filed: December 6, 1988
    Date of Patent: December 19, 1989
    Assignee: Texas Instruments Incorporated
    Inventors: Ih-Chin Chen, Bing W. Shen, James G. Bohlman, Hun-Lian Tsai
  • Patent number: 4882649
    Abstract: An integrated circuit capacitor is disclosed which has improved leakage and storage characteristics. The dielectric material for the capacitor consists of a first layer of silicon nitride adjacent the lower plate, such as a silicon substrate, upon which a layer of silicon dioxide is formed. A second layer of silicon nitride is formed over the silicon dioxide layer, above which the second plate is formed. The layer of silicon dioxide may be formed by the partial oxidation of the first silicon nitride layer. The capacitor may be a planar capacitor, may be formed in a trench, or may be formed between two layers above the surface of the substrate.
    Type: Grant
    Filed: March 29, 1988
    Date of Patent: November 21, 1989
    Assignee: Texas Instruments Incorporated
    Inventors: Ih-Chin Chen, Bing W. Shen, Robert R. Doering