Patents by Inventor Bingchun Zhang

Bingchun Zhang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240109955
    Abstract: Disclosed are antigen binding polypeptides and antigen binding polypeptide complexes (e.g., antibodies and antigen binding fragments thereof) having certain structural and/or functional features. Also disclosed are polynucleotides and vectors encoding such polypeptides and polypeptide complexes; host cells, pharmaceutical compositions and kits containing such polypeptides and polypeptide complexes; and methods of using such polypeptides and polypeptide complexes.
    Type: Application
    Filed: June 30, 2023
    Publication date: April 4, 2024
    Inventors: Juan LI, Chi-Jen WEI, Ronnie R. WEI, Zhi-Yong YANG, John R. MASCOLA, Gary J. NABEL, John MISASI, Amarendra PEGU, Lingshu WANG, Tongqing ZHOU, Misook CHOE, Olamide K. OLONINIYI, Bingchun ZHAO, Yi ZHANG, Eun Sung YANG, Man CHEN, Kwanyee LEUNG, Wei SHI, Nancy J. SULLIVAN, Peter D. KWONG, Richard A. KOUP, Barney S. GRAHAM, Peng HE
  • Patent number: 9299448
    Abstract: A memory device includes a first memory array, a first read port, a second read port, and a control input port. The first memory array contains a plurality of memory cells arranged in an array configuration. The first read port is configured to read first data from a single memory cell during a single read cycle, and the second read port is configured to read second data from a group of memory cells controlled by a common word line. Further, the control input is configured to receive a mode signal indicating a functional mode for the memory device including a first read mode and a second read mode. When the mode signal indicates the first read mode, the first read port is used to read the first data. When the mode signal indicates the second read mode, the first read port is used to read out the first data and the second read port is used to read the second data.
    Type: Grant
    Filed: December 28, 2010
    Date of Patent: March 29, 2016
    Assignee: SHANGHAI XIN HAO MICRO ELECTRONICS CO. LTD.
    Inventors: Kenneth Chenghao Lin, Bingchun Zhang
  • Patent number: 8847615
    Abstract: A method, apparatus and system for integrated circuit testing, wherein a plural number of devices under test (DUTs) and a plural number of comparison apparatuses are placed on a common substrate. The DUTs all operate under the same input stimulation and each produce its own operation output. The outputs are compared by the comparison apparatuses to generate comparison characteristics which are used to filter-out the failed devices. This invention lowers the testing cost, shortens time to product mass-production, and lowers the miss rate of failed devices passed as good ones.
    Type: Grant
    Filed: March 19, 2010
    Date of Patent: September 30, 2014
    Assignee: Shanghai Xinhao (Bravechips) Micro Electronics Co. Ltd.
    Inventors: Kenneth ChengHao Lin, Hongxi Geng, Haoqi Ren, Bingchun Zhang, Changchun Zhen
  • Patent number: 8468335
    Abstract: A reconfigurable data processing platform is disclosed. The reconfigurable data processing platform includes a reconfigurable universal data processing module, a configuration memory, and a reconfiguration control unit. The reconfigurable universal data processing module contains a plurality of basic units each capable of being configured to perform a unit of at least one of a logic operation and an arithmetic operation. The configuration memory is coupled to the reconfigurable universal data processing module to provide configuration information to be used to configure the plurality of basic units. Further, the reconfiguration control unit is coupled to the reconfigurable universal data processing module and the configuration memory to provide control signals for configuration of the plurality of basic units.
    Type: Grant
    Filed: July 21, 2011
    Date of Patent: June 18, 2013
    Assignee: Shanghai Xin Hao Micro Electronics Co. Ltd.
    Inventors: Kenneth Chenghao Lin, Haoqi Ren, Zhongmin Zhao, Bingchun Zhang, Changchun Zheng
  • Publication number: 20120265951
    Abstract: A memory device includes a first memory array, a first read port, a second read port, and a control input port. The first memory array contains a plurality of memory cells arranged in an array configuration. The first read port is configured to read first data from a single memory cell during a single read cycle, and the second read port is configured to read second data from a group of memory cells controlled by a common word line. Further, the control input is configured to receive a mode signal indicating a functional mode for the memory device including a first read mode and a second read mode. When the mode signal indicates the first read mode, the first read port is used to read the first data. When the mode signal indicates the second read mode, the first read port is used to read out the first data and the second read port is used to read the second data.
    Type: Application
    Filed: December 28, 2010
    Publication date: October 18, 2012
    Applicant: SHANGHAI XIN HAO MICRO ELECTRONICS CO. LTD.
    Inventors: Kenneth Chenghao Lin, Bingchun Zhang
  • Publication number: 20120191967
    Abstract: A reconfigurable data processing platform is disclosed. The reconfigurable data processing platform includes a reconfigurable universal data processing module, a configuration memory, and a reconfiguration control unit. The reconfigurable universal data processing module contains a plurality of basic units each capable of being configured to perform a unit of at least one of a logic operation and an arithmetic operation. The configuration memory is coupled to the reconfigurable universal data processing module to provide configuration information to be used to configure the plurality of basic units. Further, the reconfiguration control unit is coupled to the reconfigurable universal data processing module and the configuration memory to provide control signals for configuration of the plurality of basic units.
    Type: Application
    Filed: July 21, 2011
    Publication date: July 26, 2012
    Applicant: SHANGHAI XIN HAO MICRO ELECTRONICS CO. LTD.
    Inventors: Kenneth Chenghao Lin, Haoqi Ren, Zhongmin Zhao, Bingchun Zhang, Changchun Zheng
  • Publication number: 20100237891
    Abstract: A method, apparatus and system for integrated circuit testing, wherein a plural number of devices under test (DUTs) and a plural number of comparison apparatuses are placed on a common substrate. The DUTs all operate under the same input stimulation and each produce its own operation output. The outputs are compared by the comparison apparatuses to generate comparison characteristics which are used to filter-out the failed devices. This invention lowers the testing cost, shortens time to product mass-production, and lowers the miss rate of failed devices passed as good ones.
    Type: Application
    Filed: March 19, 2010
    Publication date: September 23, 2010
    Inventors: Kenneth ChengHao Lin, Hongxi Geng, Haoqi Ren, Bingchun Zhang, Changchun Zhen