Patents by Inventor Boku Katsushi

Boku Katsushi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7894284
    Abstract: A method (300) of identifying failing bits in a ferroelectric memory device including at least one ferroelectric capacitor includes (302) writing same state data to the first capacitor, and (304) baking the first capacitor for a first specified period of time at a first selected temperature. A same state read (306) is performed on the first capacitor after the baking. Based on the results from the same state read, it is determined whether an error occurred. The first specified period of time can be from 10 minutes to 2 hours and the first selected temperature can be in a range from 85° C. to 150° C. A repair can be performed (310) to corrected detected errors. A related method (500) can detect imprinted bits using a same state write (502), followed by a relatively high temperature bake (504), then a same state read (506). An opposite state date write (508) is performed followed by a relatively low temperature bake (510), and then an opposite state data read (512) to identify opposite state error or imprint.
    Type: Grant
    Filed: June 30, 2010
    Date of Patent: February 22, 2011
    Assignee: Texas Instruments Incorporated
    Inventors: John Anthony Rodriguez, Keith A. Remack, Boku Katsushi, John Lane Gertas
  • Publication number: 20100265756
    Abstract: A method (300) of identifying failing bits in a ferroelectric memory device including at least one ferroelectric capacitor includes (302) writing same state data to the first capacitor, and (304) baking the first capacitor for a first specified period of time at a first selected temperature. A same state read (306) is performed on the first capacitor after the baking. Based on the results from the same state read, it is determined whether an error occurred. The first specified period of time can be from 10 minutes to 2 hours and the first selected temperature can be in a range from 85° C. to 150° C. A repair can be performed (310) to corrected detected errors. A related method (500) can detect imprinted bits using a same state write (502), followed by a relatively high temperature bake (504), then a same state read (506). An opposite state date write (508) is performed followed by a relatively low temperature bake (510), and then an opposite state data read (512) to identify opposite state error or imprint.
    Type: Application
    Filed: June 30, 2010
    Publication date: October 21, 2010
    Applicant: Texas Instruments Incorporated
    Inventors: John Anthony Rodriguez, Keith A. Remack, Boku Katsushi, John Lane Gertas
  • Patent number: 7813193
    Abstract: A method (300) of identifying failing bits in a ferroelectric memory device including at least one ferroelectric capacitor includes (302) writing same state data to the first capacitor, and (304) baking the first capacitor for a first specified period of time at a first selected temperature. A same state read (306) is performed on the first capacitor after the baking. Based on the results from the same state read, it is determined whether an error occurred. The first specified period of time can be from 10 minutes to 2 hours and the first selected temperature can be in a range from 85° C. to 150° C. A repair can be performed (310) to corrected detected errors. A related method (500) can detect imprinted bits using a same state write (502), followed by a relatively high temperature bake (504), then a same state read (506). An opposite state date write (508) is performed followed by a relatively low temperature bake (510), and then an opposite state data read (512) to identify opposite state error or imprint.
    Type: Grant
    Filed: June 19, 2008
    Date of Patent: October 12, 2010
    Assignee: Texas Instruments Incorporated
    Inventors: John Anthony Rodriguez, Keith A. Remack, Boku Katsushi, John Lane Gertas
  • Publication number: 20090316469
    Abstract: A method (300) of identifying failing bits in a ferroelectric memory device including at least one ferroelectric capacitor includes (302) writing same state data to the first capacitor, and (304) baking the first capacitor for a first specified period of time at a first selected temperature. A same state read (306) is performed on the first capacitor after the baking. Based on the results from the same state read, it is determined whether an error occurred. The first specified period of time can be from 10 minutes to 2 hours and the first selected temperature can be in a range from 85° C. to 150° C. A repair can be performed (310) to corrected detected errors. A related method (500) can detect imprinted bits using a same state write (502), followed by a relatively high temperature bake (504), then a same state read (506). An opposite state date write (508) is performed followed by a relatively low temperature bake (510), and then an opposite state data read (512) to identify opposite state error or imprint.
    Type: Application
    Filed: June 19, 2008
    Publication date: December 24, 2009
    Inventors: John Anthony Rodriguez, Keith A. Remack, Boku Katsushi, John Lane Gertas
  • Patent number: 5635740
    Abstract: A semiconductor storage device is disclosed herein. A semiconductor substrate 1 has a first conductive type. A first groove is provided in this semiconductor substrate 1. A second groove 20, which is deeper than the first groove, is provided so as to be stacked within the first groove. A MOS transistor which include first and second regions 22 and 23 is connected to an accumulating electrode 133. The accumulating electrode 133 is disposed in the second groove 20 and separated from it by an insulating film 124. An electrode 143 is provided on the accumulating electrode 133 and separated therefrom by a capacitor insulating film 135. The electrode 143 is buried in the first and second grooves.
    Type: Grant
    Filed: April 20, 1995
    Date of Patent: June 3, 1997
    Assignee: Texas Instruments Incorporated
    Inventors: Nagata Toshiyuki, Yoshida Hiroyuki, Niuya Takayuki, Ogata Yoshihiro, Boku Katsushi, Miyai Yoichi