Patents by Inventor Bong-Ho Moon

Bong-Ho Moon has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6838330
    Abstract: A method of forming a contact hole of a semiconductor device that is able to prevent excessive etching of an interlayer dielectric pattern includes forming a gate pattern including a first insulation layer pattern, a conductive layer pattern, a capping insulation layer pattern, and a second insulation layer pattern on a substrate; forming a spacer using an insulating material on a sidewall of the gate pattern; forming an interlayer dielectric on the substrate on which the gate pattern and the spacer are formed; forming a contact hole and an interlayer dielectric pattern for exposing the substrate by etching the interlayer dielectric; forming a liner spacer on a sidewall of the spacer and the interlayer dielectric pattern; and cleaning the resultant structure using a cleaning solution. The cleaning solution preferably includes includes ozone water and hydrogen fluoride (HF).
    Type: Grant
    Filed: May 28, 2003
    Date of Patent: January 4, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Bong-Ho Moon, Ju-Yun Cheol, Yong-Sun Ko, In-Seak Hwang
  • Publication number: 20040121590
    Abstract: A method of forming a contact hole of a semiconductor device that is able to prevent excessive etching of an interlayer dielectric pattern includes forming a gate pattern including a first insulation layer pattern, a conductive layer pattern, a capping insulation layer pattern, and a second insulation layer pattern on a substrate; forming a spacer using an insulating material on a sidewall of the gate pattern; forming an interlayer dielectric on the substrate on which the gate pattern and the spacer are formed; forming a contact hole and an interlayer dielectric pattern for exposing the substrate by etching the interlayer dielectric; forming a liner spacer on a sidewall of the spacer and the interlayer dielectric pattern; and cleaning the resultant structure using a cleaning solution. The cleaning solution preferably includes includes ozone water and hydrogen fluoride (HF).
    Type: Application
    Filed: May 28, 2003
    Publication date: June 24, 2004
    Inventors: Bong-Ho Moon, Ju-Yun Cheol, Yong-Sun Ko, In-Seak Hwang
  • Publication number: 20030106575
    Abstract: A wafer guide for supporting at least one semiconductor wafer during a cleaning process, includes side panels having a plurality of side fixing grooves on an upper surface thereof for stabilizing the at least one semiconductor wafer and for maintaining a sufficient distance between a surface of the at least one semiconductor wafer and an adjacent surface; a center panel having a plurality of center fixing grooves on the upper surface thereof for supporting the at least one semiconductor wafer, each of the plurality of center fixing grooves having inner walls, wherein a contact line is formed on each of the inner walls of the center fixing grooves, and wherein the center panel is positioned between the pair of side panels; and a pair of fixing plates, one of the pair of fixing plates being fixedly attached at each end of the center panel and the pair of side panels.
    Type: Application
    Filed: November 15, 2002
    Publication date: June 12, 2003
    Inventors: Bong-Ho Moon, Yong-Sun Ko, Won-Jun Lee, Yong-Myung Jun, In-Seak Hwang
  • Publication number: 20020003275
    Abstract: A shallow trench type (STI) type semiconductor device employs an etch-stop layer pull-pack approach and a liner as an oxygen barrier, enhancing stability of gate insulation and reliability of transistor operation, wherein a trench sidewall thermal oxide layer with a thickness of 20 Å-140 Å is formed between silicon substrate and the liner, controlling the sidewall liner tension that acts on the substrate. This makes it possible to control the thickness of a gate insulating layer adjacent to a trench to a value equal to or greater than a value in the middle of an active region. Further, a corner adjacent to the trench is rounded to increase the voltage handling capability of device.
    Type: Application
    Filed: July 6, 2001
    Publication date: January 10, 2002
    Inventors: Keum-Joo Lee, Tai-Su Park, Young-min Kwon, Bong-Ho Moon, In-Seak Hwang, Chang-Lyoung Song