Patents by Inventor BongJin SON

BongJin SON has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220406688
    Abstract: An integrated circuit device includes: a substrate having an active surface, an inactive surface, a first region and a second region; a device structure on the active surface, and including individual devices disposed in the first region and a target through-region disposed in the second region; a multilayer wiring structure including wiring layers, wherein at least one wiring layer among the wiring layers has a landing pad overlapping the target through-region; and a through-via structure connected to the landing pad by penetrating through the second region and the target through-region, wherein the target through-region includes first insulating material patterns and dummy device patterns, wherein the first insulating material patterns each have a first area, wherein the dummy device patterns are on the active surface and each have a second area smaller than the first area, and wherein the first insulating material patterns are alternatively arranged with the dummy device patterns.
    Type: Application
    Filed: March 17, 2022
    Publication date: December 22, 2022
    Inventor: Bongjin SON
  • Publication number: 20220115426
    Abstract: Provided are an image sensor package with improved reliability and a method of fabricating the same. The image sensor package includes a package substrate, an image sensor chip mounted on the package substrate, a transparent cover on the image sensor chip, an encapsulant encapsulating the image sensor chip and covering a side surface of the transparent cover, a dam on a surface of the image sensor chip and surrounding a portion of the upper surface of the image sensor, the transparent cover on the dam, a bonding wire connecting a chip pad of the image sensor chip to a substrate pad of the package substrate, the dam covering a first end of the bonding wire connected to the chip pad, and a stress reducing layer covering a second end of the bonding wire connected to the substrate pad, the stress reducing layer including substantially the same material as the dam.
    Type: Application
    Filed: April 26, 2021
    Publication date: April 14, 2022
    Applicant: Samsung Electronics Co., Ltd.
    Inventor: Bongjin SON
  • Patent number: 10950521
    Abstract: Provided are a thermal interface material layer and a package-on-package device including the same. The package-on-package device may include a thermal interface material layer interposed between lower and upper semiconductor packages and configured to have a specific physical property. Accordingly, it is possible to prevent a crack from occurring in a lower semiconductor chip, when a solder ball joint process is performed to mount the upper semiconductor package on the lower semiconductor package.
    Type: Grant
    Filed: September 10, 2019
    Date of Patent: March 16, 2021
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Min-Ok Na, Jongkook Kim, Hyo-Chang Ryu, Jin-woo Park, BongJin Son, Jangwoo Lee
  • Publication number: 20200006188
    Abstract: Provided are a thermal interface material layer and a package-on-package device including the same. The package-on-package device may include a thermal interface material layer interposed between lower and upper semiconductor packages and configured to have a specific physical property. Accordingly, it is possible to prevent a crack from occurring in a lower semiconductor chip, when a solder ball joint process is performed to mount the upper semiconductor package on the lower semiconductor package.
    Type: Application
    Filed: September 10, 2019
    Publication date: January 2, 2020
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Min-Ok Na, Jongkook Kim, Hyo-Chang Ryu, Jin-woo Park, BongJin Son, Jangwoo Lee
  • Patent number: 10431522
    Abstract: Provided are a thermal interface material layer and a package-on-package device including the same. The package-on-package device may include a thermal interface material layer interposed between lower and upper semiconductor packages and configured to have a specific physical property. Accordingly, it is possible to prevent a crack from occurring in a lower semiconductor chip, when a solder ball joint process is performed to mount the upper semiconductor package on the lower semiconductor package.
    Type: Grant
    Filed: December 28, 2017
    Date of Patent: October 1, 2019
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Min-Ok Na, Jongkook Kim, Hyo-Chang Ryu, Jin-woo Park, BongJin Son, Jangwoo Lee
  • Patent number: 10319619
    Abstract: Provided are an apparatus for manufacturing a semiconductor device and a method of manufacturing a semiconductor package using the same. The manufacturing apparatus may include a base with a plurality of through holes and weight blocks respectively bound by the through holes.
    Type: Grant
    Filed: December 5, 2014
    Date of Patent: June 11, 2019
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: BongJin Son, Yose Eum, JangWoo Lee
  • Publication number: 20180145006
    Abstract: Provided are a thermal interface material layer and a package-on-package device including the same. The package-on-package device may include a thermal interface material layer interposed between lower and upper semiconductor packages and configured to have a specific physical property. Accordingly, it is possible to prevent a crack from occurring in a lower semiconductor chip, when a solder ball joint process is performed to mount the upper semiconductor package on the lower semiconductor package.
    Type: Application
    Filed: December 28, 2017
    Publication date: May 24, 2018
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Min-Ok NA, Jongkook Kim, Hyo-Chang Ryu, Jin-woo Park, BongJin Son, Jangwoo Lee
  • Patent number: 9899294
    Abstract: Provided are a thermal interface material layer and a package-on-package device including the same. The package-on-package device may include a thermal interface material layer interposed between lower and upper semiconductor packages and configured to have a specific physical property. Accordingly, it is possible to prevent a crack from occurring in a lower semiconductor chip, when a solder ball joint process is performed to mount the upper semiconductor package on the lower semiconductor package.
    Type: Grant
    Filed: August 12, 2013
    Date of Patent: February 20, 2018
    Assignee: Samsung Electronics co., Ltd.
    Inventors: Min-Ok Na, Jongkook Kim, Hyo-Chang Ryu, Jin-woo Park, BongJin Son, Jangwoo Lee
  • Publication number: 20170263596
    Abstract: Provided are an apparatus for manufacturing a semiconductor device and a method of manufacturing a semiconductor package using the same. The manufacturing apparatus may include a base with a plurality of through holes and weight blocks respectively bound by the through holes.
    Type: Application
    Filed: December 5, 2014
    Publication date: September 14, 2017
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: BongJin SON, Yose EUM, JangWoo LEE
  • Publication number: 20160190035
    Abstract: Provided are a thermal interface material layer and a package-on-package device including the same. The package-on-package device may include a thermal interface material layer interposed between lower and upper semiconductor packages and configured to have a specific physical property. Accordingly, it is possible to prevent a crack from occurring in a lower semiconductor chip, when a solder ball joint process is performed to mount the upper semiconductor package on the lower semiconductor package.
    Type: Application
    Filed: August 12, 2013
    Publication date: June 30, 2016
    Inventors: Min-Ok NA, JongKook KIM, Hyo-Chang RYU, Jin-woo PARK, BongJin SON, Jang Woo LEE