Patents by Inventor Boon S. Jeung

Boon S. Jeung has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170047231
    Abstract: A method for packaging integrated circuit chips (die) is described that includes providing a base substrate with package level contacts, coating a base substrate with adhesive, placing dies on the adhesive, electrically connecting the die to the package level contacts, and removing the backside of the base substrate to expose the backside of the package level contacts. Accordingly, an essentially true chip scale package is formed. Multi-chip modules are formed by filling gaps between the chips with an encapsulant. In an embodiment, chips are interconnected by electrical connections between package level contacts in the base substrate. In an embodiment, substrates each having chips are adhered back-to-back with through vias formed in aligned saw streets to interconnect the back-to-back chip assembly.
    Type: Application
    Filed: October 31, 2016
    Publication date: February 16, 2017
    Inventors: Chia Y. Poo, Low S. Waf, Boon S. Jeung, Eng M. Koon, Chua S. Kwang
  • Patent number: 9484225
    Abstract: A method for packaging integrated circuit chips (die) is described that includes providing a base substrate with package level contacts, coating a base substrate with adhesive, placing dies on the adhesive, electrically connecting the die to the package level contacts, and removing the backside of the base substrate to expose the backside of the package level contacts. Accordingly, an essentially true chip scale package is formed. Multi-chip modules are formed by filling gaps between the chips with an encapsulant. In an embodiment, chips are interconnected by electrical connections between package level contacts in the base substrate. In an embodiment, substrates each having chips are adhered back-to-back with through vias formed in aligned saw streets to interconnect the back-to-back chip assembly.
    Type: Grant
    Filed: October 14, 2013
    Date of Patent: November 1, 2016
    Assignee: Micron Technology, Inc.
    Inventors: Chia Y. Poo, Low S. Waf, Boon S. Jeung, Eng M. Koon, Chua S. Kwang
  • Publication number: 20140045280
    Abstract: A method for packaging integrated circuit chips (die) is described that includes providing a base substrate with package level contacts, coating a base substrate with adhesive, placing dies on the adhesive, electrically connecting the die to the package level contacts, and removing the backside of the base substrate to expose the backside of the package level contacts. Accordingly, an essentially true chip scale package is formed. Multi-chip modules are formed by filling gaps between the chips with an encapsulant. In an embodiment, chips are interconnected by electrical connections between package level contacts in the base substrate. In an embodiment, substrates each having chips are adhered back-to-back with through vias formed in aligned saw streets to interconnect the back-to-back chip assembly.
    Type: Application
    Filed: October 14, 2013
    Publication date: February 13, 2014
    Applicant: Micron Technology, Inc
    Inventors: Chia Y. Poo, Low S. Waf, Boon S. Jeung, Eng M. Koon, Chua S. Kwang